Z8623012SSG Zilog, Z8623012SSG Datasheet - Page 21

no-image

Z8623012SSG

Manufacturer Part Number
Z8623012SSG
Description
IC SMART V-CHIP W/2ND I2C 18SOIC
Manufacturer
Zilog
Type
Video Decoderr
Datasheet

Specifications of Z8623012SSG

Applications
Set-Top Boxes, TV
Voltage - Supply, Digital
4.75 V ~ 5.25 V
Mounting Type
Surface Mount
Package / Case
18-SOIC (7.5mm Width)
Processor Series
Z8623x
Core
Z80
Data Bus Width
8 bit
Program Memory Type
CMOS
Maximum Clock Frequency
12 MHz
Operating Supply Voltage
4.75 V to 5.25 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Voltage - Supply, Analog
-
Lead Free Status / Rohs Status
 Details
4.1.5 Clock and Data Transitions
4.1.6 START Condition
PS000401-TVC0699
I
All
set, a 2- or multiple-byte
START
attempt to read any data bytes or the required data can be lost from the Z86230
output registers. The I
to acknowledge the received byte. This sequence is repeated until the
becomes true.
N
most recent byte read from the Z86230 should be acknowledged by the master with a Not
Acknowledge (NACK). The DAV bit of the Serial Status Register (
master clocking out the eighth bit of the first data byte read. The DAV bit is never cleared
by just reading the SSR (One Byte READ) alone. All data is output MSB first.
The master’s sequence for reading two data bytes (total of 3 bytes including SSB)
from the Z86230 is:
F
The
SDA
SCLK
A High-to-Low transition of
must precede any other command.
2
N
acknowledged by the master with a NACK (Not ACKnowledge).
IGURE
C B
OTE
I 2 C Two-Byte READ (Status & Data1)
I 2 C Three-Byte READ (Status, Data1, & Data2)
OTE
I 2 C One-Byte READ (Status Only)
READ
Start
Slave_Address_Read/Slave_ACK
SS_Byte/Master ACK
First_Byte/Master ACK
Second_Byte/Master_NACK
Stop
SCLK
US
:
: In all I
bus may only change during
START
START
START
In all I
High periods indicate a
5. I
O
condition. If the
PERATION
sequences output the
and
2
2
C B
2
C READ operations, the most recent byte read from the Z86230 must be
C READ operations (1-, 2- and 3-byte reads are illustrated in Figure 5), the
(READ=29h for the 1
SDA
(READ=29h for the 1
(READ=29h for the 1
SLAVE ADDR
SLAVE ADDR
SLAVE ADDR
US
Z86230—PRELIMINARY
READ (C
bus lines are normally pulled High with a resistor. Data on the
2
C master device should end the
DAV
READ
OMMAND
st
st
st
SDA
SERIAL STATUS
SERIAL STATUS
SERIAL STATUS
I
I
I
2
2
bit is not set, the I
2
START
C Address and 2Bh for the 2
C Address and 2Bh for the 2
C Address and 2Bh for the 2
SSR
sequence can be initiated, beginning with a
SCLK
with
)
first. If the Serial Status register
or
SCLK
NACK
Low time periods. Data changes during
STOP
STOP
READ DATA1
READ DATA1
S
High is a
ERIAL
condition as defined in Table 6.
2
nd
nd
C master device should not
nd
I
2
I
I
2
C Address)
2
C Address)
C Address)
C
NACK
OMMUNICATIONS
READ
START
STOP
READ DATA2
SSR
sequence by failing
condition which
) is cleared by the
NACK
DAV
DAV
I
NTERFACE
STOP
bit is
bit
21

Related parts for Z8623012SSG