Z80C3010PSG Zilog, Z80C3010PSG Datasheet - Page 13

IC 10MHZ CMOS Z8000 SCC 40-DIP

Z80C3010PSG

Manufacturer Part Number
Z80C3010PSG
Description
IC 10MHZ CMOS Z8000 SCC 40-DIP
Manufacturer
Zilog
Datasheets

Specifications of Z80C3010PSG

Controller Type
Serial Communications Controller (SCC)
Interface
Bus
Voltage - Supply
4.5 V ~ 5.5 V
Current - Supply
5mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Through Hole
Package / Case
40-DIP (0.620", 15.75mm)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
PS011705-0608
Z85C30
Z80C30
A/B
Channel A/Channel B (input) —
Write operation occurs.
CE
Chip Enable (input, active Low) —
operation.
D7–D0
Data Bus (bidirectional, tri-state) —
the SCC.
D/C
Data/Control Select (input) —
or from the SCC. A High indicates a data transfer; a Low indicates a command.
RD
Read (input, active Low) —
selected, enables the SCC’s bus drivers. During the Interrupt Acknowledge cycle, this
signal gates the interrupt vector onto the bus if the SCC is the highest priority device
requesting an interrupt.
WR
Write (input, active Low) —
operation. The coincidence of RD and WR is interpreted as a reset.
AD7–AD0
Address/Data Bus (bidirectional, active High, Tri-state) —
carry register addresses to the SCC as well as data or control information.
AS
Address Strobe (input, active Low) —
rising edge of this signal.
CS0
Chip Select 0 (input, active Low) —
addresses on AD7–AD0 and must be active for the intended bus transaction to occur.
This signal indicates a Read operation and when the SCC is
When the SCC is selected, this signal indicates a Write
This signal defines the type of information transferred to
This signal selects the channel in which the Read or
CMOS SCC Serial Communications Controller
This signal selects the SCC for a Read or Write
This signal is latched concurrently with the
These lines carry data and command to and from
Addresses on AD7–AD0 are latched by the
These multiplexed lines
Product Specification
General Description
9

Related parts for Z80C3010PSG