EPM7160STI100-10N Altera, EPM7160STI100-10N Datasheet - Page 29

IC MAX 7000 CPLD 160 100-TQFP

EPM7160STI100-10N

Manufacturer Part Number
EPM7160STI100-10N
Description
IC MAX 7000 CPLD 160 100-TQFP
Manufacturer
Altera
Series
MAX® 7000r
Datasheet

Specifications of EPM7160STI100-10N

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
10.0ns
Voltage Supply - Internal
4.5 V ~ 5.5 V
Number Of Logic Elements/blocks
10
Number Of Macrocells
160
Number Of Gates
3200
Number Of I /o
84
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
100-TQFP, 100-VQFP
Voltage
5V
Memory Type
EEPROM
Number Of Logic Elements/cells
10
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Other names
544-2053
EPM7160STI100-10N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM7160STI100-10N
Manufacturer:
ALTERA
Quantity:
1 000
Part Number:
EPM7160STI100-10N
Manufacturer:
ALTERA
Quantity:
5 530
Part Number:
EPM7160STI100-10N
Manufacturer:
ALTERA31
Quantity:
217
Part Number:
EPM7160STI100-10N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM7160STI100-10N
Manufacturer:
TI
Quantity:
200
Part Number:
EPM7160STI100-10N
Manufacturer:
ALTERA
Quantity:
142
Part Number:
EPM7160STI100-10N
Manufacturer:
XILINX
0
Part Number:
EPM7160STI100-10N
Manufacturer:
ALTERA
0
Part Number:
EPM7160STI100-10N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Figure 12. MAX 7000 Timing Model
Notes:
(1)
(2)
Altera Corporation
Only available in MAX 7000E and MAX 7000S devices.
Not available in 44-pin devices.
Delay
Input
t
I N
f
Delay
t
PIA
PIA
The timing characteristics of any signal path can be derived from the
timing model and parameters of a particular device. External timing
parameters, which represent pin-to-pin timing delays, can be calculated
as the sum of internal parameters.
relationship of internal and external delay parameters.
For more infomration, see
Timing).
Expander Delay
Internal Output
Global Control
Control Delay
Enable Delay
Logic Array
Register
Shared
Delay
t
Delay
t
t
t
t
t
t
GLOB
SEXP
LAD
LAC
I C
EN
IOE
(1)
MAX 7000 Programmable Logic Device Family Data Sheet
Expander Delay
Application Note 94 (Understanding MAX 7000
Parallel
t
PEXP
Input Delay
Figure 13
Fast
t
F I N
(1)
Register
t
t
t
t
t
t
t
t
Delay
SU
H
PRE
CLR
RD
COMB
FSU
FH
shows the internal timing
Output
Delay
t
t
t
t
t
t
t
OD1
OD2
OD3
XZ
Z
Z X2
Z X3
X1
(2)
(2)
(1)
Delay
I/O
t
I O
29

Related parts for EPM7160STI100-10N