STM32W108HBU6 STMicroelectronics, STM32W108HBU6 Datasheet - Page 86

no-image

STM32W108HBU6

Manufacturer Part Number
STM32W108HBU6
Description
Manufacturer
STMicroelectronics
Datasheet

Specifications of STM32W108HBU6

Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Processing Unit
Microprocessor
Operating Supply Voltage (min)
1.18V
Operating Supply Voltage (typ)
1.25V
Operating Supply Voltage (max)
1.32V
Package Type
VFQFPN EP
Pin Count
40
Mounting
Surface Mount
Rad Hardened
No
Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STM32W108HBU6
Manufacturer:
ST
0
Part Number:
STM32W108HBU61TR
Manufacturer:
ST
0
Part Number:
STM32W108HBU63
Manufacturer:
ST
Quantity:
201
Part Number:
STM32W108HBU63TR
Manufacturer:
ST
0
Part Number:
STM32W108HBU64
Manufacturer:
ST
0
Part Number:
STM32W108HBU64TR
Manufacturer:
TDK
Quantity:
30 000
Part Number:
STM32W108HBU64TR
Manufacturer:
ST
0
Serial interfaces
Table 22.
1. The notation xxx means that the corresponding column header below is inserted to form the field name.
9.6.4
86/208
FLOW
0
1
1
SC1_UARTxxx
SC1_UARTCFG
AUTO
0
1
-
Figure 13. RTS/CTS flow control connections
The UART RTS/CTS flow control options are selected by the SC1_UARTFLOW and
SC1_UARTAUTO bits in the SC1_UARTCFG register (see
SC1_UARTFLOW bit is set, the UART will not start transmitting a character unless nCTS is
low (asserted). If nCTS transitions to the high state (deasserts) while a character is being
transmitted, transmission of that character continues until it is complete.
If the SC1_UARTAUTO bit is set, nRTS is controlled automatically by hardware: nRTS is put
into the low state (asserted) when the receive FIFO has room for at least two characters,
otherwise is it in the high state (unasserted). If SC1_UARTAUTO is clear, software controls
the nRTS output by setting or clearing the SC1_UARTRTS bit int the SC1_UARTCFG
register. Software control of nRTS is useful if the external serial device cannot stop
transmitting characters promptly when nRTS is set to the high state (deasserted).
UART RTS/CTS flow control configurations
DMA
The DMA Channels section describes how to configure and use the serial receive and
transmit DMA channels.
The receive DMA channel has special provisions to record UART receive errors. When the
DMA channel transfers a character from the receive FIFO to a buffer in memory, it checks
the stored parity and frame error status flags. When an error is flagged, the
SC1_RXERRA/B register is updated, marking the offset to the first received character with a
parity or frame error. Similarly if a receive overrun error occurs, the SC1_RXERRA/B
registers mark the error offset. The receive FIFO hardware generates the INT_SCRXOVF
interrupt and DMA status register indicates the error immediately, but in this case the error
(1)
RTS
0/1
-
-
nCTS, nRTS
nCTS, nRTS
TXD, RXD,
TXD, RXD,
Pins used
TXD, RXD
UART Transmitter
UART Receiver
STM32W108
No RTS/CTS flow control
Flow control using RTS/CTS with software control of nRTS:
nRTS controlled by SC1_UARTRTS bit in SC1_UARTCFG register
Flow control using RTS/CTS with hardware control of nRTS:
nRTS is asserted if room for at least 2 characters in receive FIFO
Doc ID 16252 Rev 7
RXD
nRTS
TXD
nCTS
Operating mode
nCTS
nRTS
RXD
TXD
STM32W108CB, STM32W108HB
Table
UART Transmitter
UART Receiver
Other Device
22). Whenever the

Related parts for STM32W108HBU6