CAT5132ZI-10-GT3 ON Semiconductor, CAT5132ZI-10-GT3 Datasheet - Page 10

no-image

CAT5132ZI-10-GT3

Manufacturer Part Number
CAT5132ZI-10-GT3
Description
IC POT DPP 15V 128TAP I2C 10MSOP
Manufacturer
ON Semiconductor
Datasheet

Specifications of CAT5132ZI-10-GT3

Taps
128
Resistance (ohms)
10K
Number Of Circuits
1
Temperature Coefficient
300 ppm/°C Typical
Memory Type
Non-Volatile
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
10-MSOP, Micro10™, 10-uMAX, 10-uSOP
Resistance In Ohms
10K
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CAT5132ZI-10-GT3
Manufacturer:
ON Semiconductor
Quantity:
2 250
Wiper Control Register (WCR) Description
which is decoded to select one of the 128 switches along its
resistor array. The WCR is a volatile register and is written
with the contents of the nonvolatile Data Register (DR) on
power−up. The Wiper Control Register loses its contents
when the CAT5132 is powered−down. The contents of the
WCR may be read or changed directly by the host using a
READ/WRITE command after addressing the WCR (see
Table 12 to access WCR). Since the CAT5132 will only
condition, followed by a valid increment address byte
(01011), a valid address byte 00h. After each of the two
bytes, the CAT5132 responds with an acknowledge. At this
time if the data is high then the wiper is incremented or if the
followed by a valid slave address byte for write, a valid
address byte 00h, a second START and a second slave
address byte for read. After each of the three bytes, the
Table 14. WCR WRITE OPERATION
Table 15. WCR INCREMENT/DECREMENT OPERATION
Table 16. WCR READ OPERATION
ST
ST
ST
ST
ST
ST
ST
The CAT5132 contains a 7−bit Wiper Control Register
An increment operation (see Table 15) requires a Start
A read operation (see Table 16) requires a Start condition,
0
0
0
0
0
0
0
1
1
1
1
1
1
1
slave address byte
slave address byte
slave address byte
slave address byte
0
0
0
0
0
0
0
1st byte
1st byte
1st byte
1
1
1
1
1
1
1
0
0
0
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
A
A
A
A
A
A
A
0
0
0
0
0
0
0
0
0
0
0
0
0
X
WCR address − 00h
WCR address − 00h
WCR address − 00h
AR address − 02h
AR address − 02h
AR address − 02h
http://onsemi.com
0
0
0
0
0
0
X
data byte
2nd byte
2nd byte
2nd byte
0
0
0
0
0
0
X
10
X
0
0
0
0
0
0
make use of the 7 LSB bits (The first data bit, or MSB, is
ignored) on write instructions and will always come back as
a “0” on read commands.
followed by a valid slave address byte, a valid address byte
00h, a data byte and a STOP condition. After each of the
three bytes the CAT5132 responds with an acknowledge. At
this time the data is written only to volatile registers, then the
device enters its standby state.
data is low the wiper is decremented at each clock. Once the
stop is issued then the device enters its standby state with the
WCR data as being the last inc/dec position. Also, the wiper
position does not roll over but is limited to min and max
positions.
CAT5132 responds with an acknowledge and then the
device transmits the data byte. The master terminates the
read operation by issuing a STOP condition following the
last bit of Data byte.
X
0
0
0
0
0
0
A write operation (see Table 14) requires a Start condition,
X
1
0
1
0
1
0
X
0
0
0
0
0
0
A
A
A
A
A
SP
1
1
1
1
x
increment (1) / decrement (0) bits
0
x
0
1
0
WCR(80h) selection
WCR(80h) selection
WCR(80h) selection
0
x
0
1
0
data byte
3rd byte
3rd byte
3rd byte
0
x
0
1
0
0
0
0
0
x
0
0
0
0
x
0
x
0
0
0
0
x
0
0
0
A
A
A
A
SP
SP
SP
SP
SP

Related parts for CAT5132ZI-10-GT3