AD7709BRUZ Analog Devices Inc, AD7709BRUZ Datasheet - Page 15

IC ADC 16BIT SIGMA-DELTA 24TSSOP

AD7709BRUZ

Manufacturer Part Number
AD7709BRUZ
Description
IC ADC 16BIT SIGMA-DELTA 24TSSOP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD7709BRUZ

Data Interface
DSP, MICROWIRE™, QSPI™, Serial, SPI™
Number Of Bits
16
Sampling Rate (per Second)
105
Number Of Converters
1
Power Dissipation (max)
3.75mW
Voltage Supply Source
Single Supply
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
24-TSSOP (0.173", 4.40mm Width)
Resolution (bits)
16bit
Input Channel Type
Differential, Single Ended
Supply Current
1.75mA
Digital Ic Case Style
TSSOP
No. Of Pins
24
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7709BRUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7709BRUZ-REEL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Status Register (A1, A0 = 0, 0; Power-On-Reset = 00H)
The ADC Status Register is an 8-bit read-only register. To access the ADC Status Register, the user must write to the Communica-
tions Register, selecting the next operation to be a read and load bits A1–A0 with 0, 0. Table VI outlines the bit designations for the
Status Register. SR0 to SR7 indicate the bit location, SR denoting the bits are in the Status Register. SR7 denotes the first bit of the
data stream. The number in brackets indicates the power-on-reset default status of that bit.
REV. A
Bit
Location
SR7
SR6
SR5
SR4
SR3
SR2
SR1
SR0
R
D
S
R
Y
7
(
) 0
Bit
Name
RDY
0
0
0
ERR
0
STBY
LOCK
S
( 0
R
) 0
6
Description
Ready Bit for ADC.
Set when data is written to the ADC data register.
The RDY bit is cleared automatically after the ADC data register has been read or a period of time before
the data register is updated with a new conversion result.
This bit is automatically cleared.
This bit is automatically cleared.
This bit is automatically cleared.
ADC Error Bit. This bit is set at the same time as the RDY bit.
Set to indicate that the result written to the ADC data register has been clamped to all zeros or all ones.
Error sources include Overrange, Underrange.
Cleared by a write to the mode bits to initiate a conversion.
This bit is automatically cleared.
Standby Bit Indication.
When this bit is set, the AD7709 is in power-down mode.
This bit is cleared when the ADC is powered up.
PLL Lock Status Bit.
Set if the PLL has locked onto the 32.768 kHz crystal oscillator clock. If the user is worried about exact
sampling frequencies, etc., the LOCK bit should be interrogated and the result discarded if the LOCK
bit is 0.
S
( 0
R
) 0
5
Table VI. Status Register Bit Designations
S
( 0
R
) 0
4
–15–
E
R
S
R
R
3
(
) 0
S
( 0
R
) 0
2
S
T
S
B
R
Y
1
(
) 0
AD7709
L
O
S
C
R
K
0
(
) 0

Related parts for AD7709BRUZ