MAX19505ETM+ Maxim Integrated Products, MAX19505ETM+ Datasheet - Page 13

IC ADC 8BIT 1CH 65MSPS 48TQFN

MAX19505ETM+

Manufacturer Part Number
MAX19505ETM+
Description
IC ADC 8BIT 1CH 65MSPS 48TQFN
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX19505ETM+

Number Of Bits
8
Sampling Rate (per Second)
65M
Data Interface
Serial, Parallel
Number Of Converters
1
Power Dissipation (max)
99mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-TQFN Exposed Pad
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
The MAX19505 uses a 10-stage, fully differential,
pipelined architecture (Figure 1) that allows for high-
speed conversion while minimizing power consump-
tion. Samples taken at the inputs move progressively
through the pipeline stages every half clock cycle.
From input to output, the total latency is 9 clock cycles.
Each pipeline converter stage converts its input voltage
to a digital output code. At every stage, except the last,
the error between the input voltage and the digital out-
put code is multiplied and passed on to the next
pipeline stage. Digital error correction compensates for
ADC comparator offsets in each pipeline stage and
ensures no missing codes. Figure 2 shows the
MAX19505 functional diagram.
Apply the analog input signal to the analog inputs
(INA+/INA- or INB+/INB-), which are connected to the
input sampling switch (Figure 3). When the input sam-
pling switch is closed, the input signal is applied to the
sampling capacitors through the input switch resistance.
The input signal is sampled at the instant the input
switch opens. The pipeline ADC processes the sampled
voltage and the digital output result is available 9 clock
cycles later. Before the input switch is closed to begin
the next sampling cycle, the sampling capacitors are
reset to the input common-mode potential.
Common-mode bias can be provided externally or
internally through 2kΩ resistors. In DC-coupled applica-
tions, the signal source provides the external bias and
the bias current. In AC-coupled applications, the input
PIN
40
41
42
43
44
45
46
47
SDIN/FORMAT
CS/OUTSEL
SCLK/DIV
and Common-Mode Reference
DCLKA
NAME
______________________________________________________________________________________
DORA
D5A
D6A
D7A
EP
Detailed Description
Channel A Three-State Digital Output, Bit 5
Channel A Three-State Digital Output, Bit 6
Channel A Three-State Digital Output, Bit 7 (MSB)
Channel A Data Over Range
Channel A Data Clock
SPI Data Input/Format. Serial-data input when SPEN is low. Output data format when SPEN is high.
Serial Clock/Clock Divider. Serial clock when SPEN is low. Clock divider when SPEN is high.
Serial-Port Select/Data Output Mode. Serial-port select when SPEN is low. Data output mode
selection when SPEN is high.
Exposed Pad. Internally connected to GND. Connect to a large ground plane to maximize thermal
performance.
Dual-Channel, 8-Bit, 65Msps ADC
Analog Inputs
current is supplied by the common-mode input voltage.
For example, the input current can be supplied through
the center tap of a transformer secondary winding.
Alternatively, program the appropriate internal register
through the serial-port interface to supply the input DC
current through internal 2kΩ resistors (Figure 3). When
the input current is supplied through the internal resis-
tors, the input common-mode potential is reduced by
the voltage drop across the resistors. The common-
mode input reference voltage can be adjusted through
programmable register settings from 0.45V to 1.35V in
0.15V increments. The default setting is 0.90V. Use this
feature to provide a common-mode output reference to
a DC-coupled driving circuit.
Figure 1. Pipeline Architecture—Stage Blocks
IN_+
IN_-
MAX19505
FUNCTION
Pin Description (continued)
STAGE 1
FLASH
ADC
STAGE 2
DIGITAL ERROR CORRECTION
DAC
+
STAGE 9
D0_ THROUGH D7_
Σ
END OF PIPELINE
x2
STAGE 10
13

Related parts for MAX19505ETM+