M41T80M6E STMicroelectronics, M41T80M6E Datasheet - Page 7

IC RTC SERIAL W/ALARM 8-SOIC

M41T80M6E

Manufacturer Part Number
M41T80M6E
Description
IC RTC SERIAL W/ALARM 8-SOIC
Manufacturer
STMicroelectronics
Type
Clock/Calendar/Alarmr
Datasheet

Specifications of M41T80M6E

Memory Size
20B
Time Format
HH:MM:SS:hh (24 hr)
Date Format
YY-MM-DD-dd
Interface
I²C, 2-Wire Serial
Voltage - Supply
2 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
8-SOIC (3.9mm Width)
Function
Clock/Calendar/Alarm/Timer Interrupt
Rtc Memory Size
20 Byte
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Rtc Bus Interface
Serial (2-Wire, I2C)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-2820-5
M41T80M6

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M41T80M6E
Manufacturer:
ST
0
Part Number:
M41T80M6E2
Manufacturer:
ST
0
M41T80
2
2.1
2.1.1
2.1.2
2.1.3
Operation
The M41T80 clock operates as a slave device on the serial bus. Access is obtained by
implementing a start condition followed by the correct slave address (D0h). The 20 bytes
contained in the device can then be accessed sequentially in the following order:
2-Wire bus characteristics
The bus is intended for communication between different IC’s. It consists of two lines: a bi-
directional data signal (SDA) and a clock signal (SCL). Both the SDA and SCL lines must be
connected to a positive supply voltage via a pull-up resistor.
The following protocol has been defined:
Accordingly, the following bus conditions have been defined:
Bus not busy
Both data and clock lines remain high.
Start data transfer
A change in the state of the data line, from high to low, while the clock is high, defines the
START condition.
Stop data transfer
A change in the state of the data line, from low to high, while the clock is high, defines the
STOP condition.
1
2
3
4
5
6
7
8
9
10
11
17
20
Data transfer may be initiated only when the bus is not busy.
During data transfer, the data line must remain stable whenever the clock line is high.
Changes in the data line, while the clock line is high, will be interpreted as control
signals.
st
nd
rd
th
th
th
th
th
th
th
th
th
th
byte: tenths/hundredths of a second register
byte: century/hours register
byte: day register
byte: date register
byte: month register
byte: year register
byte: control register
byte: minutes register
byte: seconds register
byte: 32KE bit
- 16
- 19
byte: square wave register
th
th
bytes: alarm registers
bytes: reserved
Doc ID 9074 Rev 4
Operation
7/25

Related parts for M41T80M6E