PI6C2502WE Pericom Semiconductor, PI6C2502WE Datasheet

no-image

PI6C2502WE

Manufacturer Part Number
PI6C2502WE
Description
IC PLL CLOCK DRIVER 8-SOIC
Manufacturer
Pericom Semiconductor
Type
PLL Clock Driverr
Datasheet

Specifications of PI6C2502WE

Pll
Yes with Bypass
Input
CMOS
Output
CMOS
Number Of Circuits
1
Ratio - Input:output
1:1
Differential - Input:output
No/No
Frequency - Max
80MHz
Divider/multiplier
No/No
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
8-SOIC
Frequency-max
80MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2
1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2
1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 3 4 5 6 7 8 9 0 1 2 1 2 3 4 5 6 7 8 9 0 1 2
Product Features
• High-Performance Phase-Locked-Loop Clock Distribution
• Synchronous DRAM modules for server/workstation/
• Allows Clock Input to have Spread Spectrum
• Zero Input-to-Output delay
• Low jitter: Cycle-to-Cycle jitter ±100ps max.
• On-chip series damping resistor at clock output drivers
• Operates at 3.3V V
• Wide range of Clock Frequencies up to 80 MHz
• Package (Pb-Free & Green): Plastic 8-pin SOIC Package (W)
Logic Block Diagram
Figure 1. This Combination Provides Zero-Delay Between the
Reference
for Networking,
PC applications
modulation for EMI reduction
for low noise and EMI reduction
CLK_IN
FB_IN
AV
Clock
Signal
08-0298
CC
Reference Clocks Signal and 17 Outputs
Zero Delay
PI6C2502
CC
Buffer
PLL
Feedback
CLK_OUT
Non-Zero
18 Output
Delay
Buffer
CLK_OUT
FB_OUT
17
1
Product Description
The PI6C2502 features a low-skew, low-jitter, phase-locked loop
(PLL) clock driver. By connecting the feedback FB_OUT output
to the feedback FB_IN input, the propagation delay from the
CLK_IN input to any clock output will be nearly zero.
Application
If a system designer needs more than 16 outputs with the features
just described, using two or more zero-delay buffers such as
PI6C2509Q, and PI6C2510Q, is likely to be impractical. The
device-to-device skew introduced can significantly reduce the
performance. Pericom recommends the use of a zero-delay buffer
and an eighteen output non-zero-delay buffer. As shown in Figure
1, this combination produces a zero-delay buffer with all the signal
characteristics of the original zero-delay buffer, but with as many
outputs as the non-zero-delay buffer part. For example, when
combined with an eighteen output non-zero delay buffer, a system
designer can create a seventeen-output zero-delay buffer.
Product Pin Configuration
CLK_OUT
FB_OUT
AGND
Phase-Locked Loop Clock Driver
V
CC
1
2
3
4
8-Pin
W
8
7
6
5
CLK_IN
AV
GND
FB_IN
PI6C2502
CC
PS8382C
11/06/08

Related parts for PI6C2502WE

PI6C2502WE Summary of contents

Page 1

...

Page 2

...

Page 3

...

Page 4

... N. 1st Street, San Jose, CA 95134 1-800-435-2335 • www.pericom.com DESCRIPTION: 8-Pin, 150-Mil Wide, SOIC PACKAGE CODE Pericom Semiconductor Corporation 4 Phase-Locked Loop Clock Driver DOCUMENT CONTROL NO 1001 REVISION: F DATE: 03/09/05 0.25 .0099 0.50 .0196 0.19 .0075 .0098 0.25 0.40 .016 1.27 .050 .2284 .2440 5.80 6. ...

Related keywords