ICS621M IDT, Integrated Device Technology Inc, ICS621M Datasheet - Page 2

no-image

ICS621M

Manufacturer Part Number
ICS621M
Description
IC CLOCK BUFFER 1:4 8-SOIC
Manufacturer
IDT, Integrated Device Technology Inc
Type
Fanout Buffer (Distribution)r
Datasheet

Specifications of ICS621M

Number Of Circuits
1
Ratio - Input:output
1:4
Differential - Input:output
No/No
Input
Clock
Output
Clock
Frequency - Max
200MHz
Voltage - Supply
1.14 V ~ 1.89 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
8-SOIC
Frequency-max
200MHz
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
621M

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS621M-03
Quantity:
11
Part Number:
ICS621M-03T
Manufacturer:
ICS
Quantity:
20 000
Part Number:
ICS621M01T
Manufacturer:
ICS
Quantity:
3 200
Part Number:
ICS621MILF
Manufacturer:
TI
Quantity:
264
Part Number:
ICS621MILF
Manufacturer:
IDT
Quantity:
20 000
Pin Assignment (8-pin SOIC)
Pin Descriptions
External Components
IDT® LOW SKEW 1 TO 4 CLOCK BUFFER
Number
ICS621
LOW SKEW 1 TO 4 CLOCK BUFFER
Pin
1
2
3
4
5
6
7
8
A minimum number of external components are required for proper operation. A decoupling capacitor of 0.01 F
should be connected between VDD on pin 7 and GND on pin 6, as close to the device as possible. A 33
terminating resistor may be used on each clock output if the trace is longer than 1 inch.
To achieve the low output skew that the ICS621 is capable of, careful attention must be paid to board layout.
Essentially, all four outputs must have identical terminations, identical loads and identical trace geometries. If they
do not, the output skew will be degraded. For example, using a 30 series termination on one output (with 33 on
the others) will cause at least 15 ps of skew.
ICLK
Q1
Q2
Q3
Name
ICLK
GND
VDD
Pin
OE
Q1
Q2
Q3
Q4
4
1
2
3
Output
Output
Output
Output
Power
Power
Type
Input
Input
Pin
Clock Input. 3.3 V tolerant input.
Clock Output 1.
Clock Output 2.
Clock Output 3.
Clock Output 4.
Connect to ground.
Output Enable. Tri-states outputs when low. Connect to VDD for normal operation.
Connect to +1.2 V or +1.8 V.
8
6
5
7
Q4
OE
VDD
GND
2
Pin Assignment (8-pin DFN)
Pin Description
ICLK
Q2
Q3
Q1
4
1
8
5
ICS621
FAN OUT BUFFER
Q4
OE
VDD
GND
REV G 051310
series

Related parts for ICS621M