MC9328MX21SCVKR2 Freescale, MC9328MX21SCVKR2 Datasheet - Page 16
MC9328MX21SCVKR2
Manufacturer Part Number
MC9328MX21SCVKR2
Description
Manufacturer
Freescale
Datasheet
1.MC9328MX21SCVKR2.pdf
(88 pages)
Specifications of MC9328MX21SCVKR2
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Compliant
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
MC9328MX21SCVKR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Specifications
3.5
Parameters of the DPLL are given in
predivider and T
16
Reference clock frequency range
Pre-divider output clock frequency
range
Double clock frequency range
Pre-divider factor (PD)
Total multiplication factor (MF)
MF integer part
MF numerator
MF denominator
Frequency lock-in time after
full reset
Frequency lock-in time after
partial reset
Phase lock-in time after
full reset
Phase lock-in time after
partial reset
Frequency jitter (p-p)
Phase jitter (p-p)
Power dissipation
DPLL Timing Specifications
Parameter
dck
is the output double clock period.
Vcc = 1.5V
Vcc = 1.5V
Vcc = 1.5V
Includes both integer and fractional parts
Should be less than the denominator
FOL mode for non-integer MF
(does not include pre-multi lock-in time)
FOL mode for non-integer MF
(does not include pre-multi lock-in time)
FPL mode and integer MF
(does not include pre-multi lock-in time)
FPL mode and integer MF
(does not include pre-multi lock-in time)
Integer MF, FPL mode, Vcc=1.7V
FOL mode, integer MF,
f
dck
= 560 MHz, Vcc = 1.5V
MC9328MX21S Technical Data, Rev. 1.3
Table
Table 11. DPLL Specifications
Test Conditions
11. In this table, T
–
–
–
–
ref
is a reference clock period after the
Minimum
220
350
220
480
360
16
16
1
5
5
0
1
–
–
–
Typical
0.02
400
280
530
410
1.0
1.5
–
–
–
–
–
–
–
–
Freescale Semiconductor
Maximum
1022
1023
0.03
320
560
450
330
580
460
1.5
32
16
15
15
–
2•T
(Avg)
MHz
MHz
MHz
Unit
mW
T
T
T
T
ns
–
–
–
–
–
ref
ref
ref
ref
dck