IS42S16800B-6TL ISSI, Integrated Silicon Solution Inc, IS42S16800B-6TL Datasheet - Page 26

no-image

IS42S16800B-6TL

Manufacturer Part Number
IS42S16800B-6TL
Description
Manufacturer
ISSI, Integrated Silicon Solution Inc
Type
SDRAMr
Datasheet

Specifications of IS42S16800B-6TL

Organization
8Mx16
Density
128Mb
Address Bus
14b
Access Time (max)
5.4ns
Maximum Clock Rate
167MHz
Operating Supply Voltage (typ)
3.3V
Package Type
TSOP-II
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
3.6V
Operating Supply Voltage (min)
3V
Supply Current
180mA
Pin Count
54
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IS42S16800B-6TL
Manufacturer:
ISSI
Quantity:
10
to a bank within the SDRAM, a row in that bank must be
to determine the earliest clock edge after the ACTIVE
command on which a READ or WRITE command can be
entered. For example, a t
to 3. This is reflected in the following example, which cov-
ers any case where 2 < [t
CHIP OPERATION
BANK/ROW ACTIVATION
Before any READ or WRITE commands can be issued
“opened.” This is accomplished via the ACTIVE command,
which selects both the bank and the row to be activated
(see Activating Specific Row Within Specific Bank).
After opening a row (issuing an ACTIVE command), a READ
or WRITE command may be issued to that row, subject to
the t
the clock period and rounded up to the next whole number
125 MHz clock (8ns period) results in 2.25 clocks, rounded
procedure is used to convert other specification limits from
time units to clock cycles).
A subsequent ACTIVE command to a different row in the
same bank can only be issued after the previous active
row has been “closed” (precharged). The minimum time
interval between successive ACTIVE commands to the
same bank is defined by t
A subsequent ACTIVE command to another bank can be
issued while the first bank is being accessed, which results
in a reduction of total row-access overhead.The minimum
time interval between successive ACTIVE commands to
different banks is defined by t
EXAMPlE: MEETING TRCD (MIN) WHEN 2 < [TRCD (MIN)/TCK] ≤ 3
IS42S81600B, IS42S16800B
26
rcd
specification. Minimum t
COMMAND
rcd
rc
rcd
.
specification of 18ns with a
rrd
CLK
(MIN)/t
rcd
.
should be divided by
ck
ACTIVE
] ≤ 3. (The same
T0
Integrated Silicon Solution, Inc. — www.issi.com —
t
NOP
RCD
T1
ACTIVATING SPECIFIC ROW WITHIN SPE-
CIFIC BANK
BA0, BA1
A0-A11
NOP
T2
CKE
RAS
CAS
CLK
WE
CS
HIGH
READ or
WRITE
T3
DON'T CARE
BANK ADDRESS
ROW ADDRESS
T4
1-800-379-4774
06/11/09
Rev. G

Related parts for IS42S16800B-6TL