MC34910G5AC Freescale, MC34910G5AC Datasheet - Page 77

MC34910G5AC

Manufacturer Part Number
MC34910G5AC
Description
Manufacturer
Freescale
Datasheet

Specifications of MC34910G5AC

Turn Off Delay Time
10us
Number Of Drivers
2
Operating Temperature (min)
-40C
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC34910G5AC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC34910G5ACR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
SPI AND CONFIGURATION
microcontroller (master) and the 33910.
transfer is prepared.
transfer and puts the MISO in the low-impedance state and
latches the analog status data (Register read data).
moved to MISO/MOSI pins. With the falling edge of the SPI
clock (SCLK) the data is sampled by the receiver.
edges are present during the active (low) phase of
77
33910
FUNCTIONAL DEVICE OPERATIONS
LOGIC COMMANDS AND REGISTERS
The SPI creates the communication link between a
The interface consists of four pins (see
• MOSI — Master-Out Slave-In
During the inactive phase of the
The falling edge of the
With the rising edge of the SPI clock (SCLK), the data is
The data transfer is only valid if exactly 8 sample clock
CS
— Chip Select
SCLK
MOSI
MISO
Change MISO/MISO Output
CS
Read Data Latch
Rising Edge of SCLK
CS
indicates the start of a new data
CS
(HIGH), the new data
LOGIC COMMANDS AND REGISTERS
Figure
VMS LINS HSS
A3
40):
Falling Edge of SCLK
Sample MISO/MISO Input
CS
Figure 40. SPI Protocol
A2
.
A1
Register Read Data
Register Write Data
A0
The master sends 4 bits of address (A3:A0) + 4 bits of control
information (C3:C0) and the slave replies with 3 system
status bits and one not defined bit (VMS,LINS,HSS,n.d.) + 4
bits of status information (S3:S0).
the transfer and latches the write data (MOSI) into the
register. The
state.
condition. Reset condition is the condition causing the bit to
be set to its reset value. The main reset conditions are:
and BATFAIL flag sets.
• MISO — Master-In Slave-Out
• SCLK— Serial Clock
A complete data transfer via the SPI consists of 1 byte.
The rising edge of the chip select
Register reset values are described along with the reset
- Power-On Reset (POR): level at which the logic is reset
- Reset mode
- Reset done by the RST pin (ext_reset)
C3
S3
C2
S2
CS
C1
high forces MISO to the high-impedance
S1
Analog Integrated Circuit Device Data
C0
S0
Write Data Latch
Freescale Semiconductor
CS
indicates the end of

Related parts for MC34910G5AC