COM20020I-DZD-TR Standard Microsystems (SMSC), COM20020I-DZD-TR Datasheet - Page 12

no-image

COM20020I-DZD-TR

Manufacturer Part Number
COM20020I-DZD-TR
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of COM20020I-DZD-TR

Number Of Transceivers
1
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (min)
4.5V
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
28
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
COM20020I-DZD-TR
Manufacturer:
Microchip
Quantity:
1 048
Part Number:
COM20020I-DZD-TR
Manufacturer:
Microchip Technology
Quantity:
10 000
Chapter 4
4.1
4.2
4.2.1
Revision 12-05-06
INTERNAL CLOCK
FREQUENCY
40 MHz
20 MHz
Network Protocol
Communication on the network is based on a token passing protocol. Establishment of the network
configuration and management of the network protocol are handled entirely by the COM20020ID's internal
microcoded sequencer. A processor or intelligent peripheral transmits data by simply loading a data packet
and its destination ID into the COM20020ID's internal RAM buffer, and issuing a command to enable the
transmitter. When the COM20020ID next receives the token, it verifies that the receiving node is ready by
first transmitting a FREE BUFFER ENQUIRY message. If the receiving node transmits an ACKnowledge
message, the data packet is transmitted followed by a 16-bit CRC. If the receiving node cannot accept the
packet (typically its receiver is inhibited), it transmits a Negative AcKnowledge message and the
transmitter passes the token. Once it has been established that the receiving node can accept the packet
and transmission is complete, the receiving node verifies the packet.
successfully, the receiving node transmits an ACKnowledge message (or nothing if it is not received
successfully) allowing the transmitter to set the appropriate status bits to indicate successful or unsuccessful
delivery of the packet. An interrupt mask permits the COM20020ID to generate an interrupt to the processor
when selected status bits become true. Figure 3.1 is a flow chart illustrating the internal operation of the
COM20020ID connected to a 20 MHz crystal oscillator.
Data Rates
The COM20020ID is capable of supporting data rates from 156.25 Kbps to 5 Mbps. The following protocol
description assumes a 5 Mbps data rate. To attain the faster data rates, the clock frequency may be
doubled by the internal clock multiplier (see next section). For slower data rates, an internal clock divider
scales down the clock frequency. Thus all timeout values are scaled as shown in the following table:
Example:
IDLE LINE Timeout @ 5 Mbps = 41 μs. IDLE LINE Timeout for 156.2 Kbps is 41 μs * 32 = 1.3 ms
Selecting Clock Frequencies Above 2.5 Mbps
To realize a 5 Mbps network, an external 40 MHz clock must be input. However, since 40 MHz is near the
frequency of FM radio band, it is not practical for use for noise emission reasons.
Therefore, higher frequency clocks are generated from the 20 MHz crystal as selected through two bits in
the Setup2 register, CKUP[1,0] as shown below. The selected clock is supplied to the ARCNET controller.
CLOCK PRESCALER
Protocol Description
Div. by 128
Div. by 16
Div. by 32
Div. by 64
Div. by 8
Div. by 8
DATASHEET
Page 12
DATA RATE
156.25 Kbps
312.5 Kbps
1.25 Mbps
625 Kbps
2.5 Mbps
5 Mbps
5Mbps ARCNET (ANSI 878.1) Controller with 2K x 8 On-Chip RAM
TIMEOUT SCALING FACTOR
(MULTIPLY BY)
If the packet is received
16
32
1
2
4
8
SMSC COM20020I Rev D
Datasheet

Related parts for COM20020I-DZD-TR