LM96000CIMT National Semiconductor, LM96000CIMT Datasheet - Page 26

no-image

LM96000CIMT

Manufacturer Part Number
LM96000CIMT
Description
IC,Data Acquisition System,7-CHANNEL,8-BIT,TSSOP,24PIN,PLASTIC
Manufacturer
National Semiconductor
Datasheets

Specifications of LM96000CIMT

Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LM96000CIMT
Quantity:
149
Part Number:
LM96000CIMT/NOPB
Manufacturer:
EPCOS
Quantity:
3 186
Part Number:
LM96000CIMTX
Manufacturer:
PERICOM
Quantity:
45
Part Number:
LM96000CIMTX
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
LM96000CIMTX/NOPB
Manufacturer:
MAXIM
Quantity:
4
Part Number:
LM96000CIMTX/NOPB
Manufacturer:
TI/德州仪器
Quantity:
20 000
www.national.com
Register
Address
Functional Description
This register is not effected when the Ready/Lock/Start/Override register Lock bit is set. After power up the default value is used
whenever the Ready/Lock/Start/Override register Start bit is cleared even though modifications to this register are possible.
4.22.2 Register 75h: Fan Spin-up Mode
The PWM SU bit configures the PWM spin-up mode. If PWM SU is cleared the spin-up time will terminate after time programmed
by the Fan Configuration register has elapsed. When set to a 1, the spin-up time will terminate early if the TACH reading exceeds
the Tach Minimum value or after the time programmed by the Fan Configuration register has elapsed, whichever occurs first.
This register becomes Read Only when the Ready/Lock/Start/Override register Lock bit is set. Any further attempts to write to this
register shall have no effect. After power up the default value is used whenever the Ready/Lock/Start/Override register Start bit
is cleared even though modifications to this register are possible.
4.23 Undefined Registers
Any reads to undefined registers will always return 00h. Writes to undefined registers will have no effect and will not return an
error.
5.0 XOR TEST MODE
The LM96000 incorporates a XOR tree test mode. When the test mode is enabled by setting the “XEN” bit high in the Test
Register at address 6Fh via the SMBus, the part will enter XOR test mode.
Since the test mode an XOR tree, the order of the signals in the tree is not important. SMBDAT and SMBCLK are not to be
included in the test tree.
• Mode 2: This mode is optimized for accurate RPM readings and activates circuitry that extends the lower side of the RPM
• Mode 3: This mode minimizes the effect on the RPM setting and activates circuitry that extends the lower side of the RPM
75h
reading as shown in the following table.
reading as shown in the following table.
PWM Frequency
Read/
Write
R/W
10.01
15.02
23.14
30.04
38.16
47.06
61.38
94.12
Fan Spin-up Mode
Register
Name
(MSB)
Bit 7
RES
(Continued)
Mode 0 and 1 Minimum RPM
Bit 6 Bit 5 Bit 4 Bit 3
RES
RES
1262
1944
2523
3205
3953
5156
7906
841
RES
26
RES PWM3 SU PWM2 SU PWM1 SU
Bit 2
Mode 2 and 3 Minimum RPM
210
315
420
420
420
420
420
420
Bit 1
(LSB)
Bit 0
Default
Value
7h
20084608
Lock?
U

Related parts for LM96000CIMT