HY27UF082G2B-TPCB HYNIX SEMICONDUCTOR, HY27UF082G2B-TPCB Datasheet - Page 8

IC, MEMORY, FLASH NAND 2GB, TSOP48

HY27UF082G2B-TPCB

Manufacturer Part Number
HY27UF082G2B-TPCB
Description
IC, MEMORY, FLASH NAND 2GB, TSOP48
Manufacturer
HYNIX SEMICONDUCTOR
Datasheet

Specifications of HY27UF082G2B-TPCB

Access Time
20ns
Supply Voltage Range
2.7V To 3.6V
Memory Case Style
TSOP
No. Of Pins
48
Operating Temperature Range
0°C To +70°C
Package / Case
TSOP
Base Number
27
Interface
Serial
Logic
RoHS Compliant
Memory Type
Flash - NAND
Memory Configuration
256M X 8
Rohs Compliant
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HY27UF082G2B-TPCB
Manufacturer:
PANASONIC
Quantity:
1 200
Part Number:
HY27UF082G2B-TPCB
Manufacturer:
HYNIX
Quantity:
2 526
Part Number:
HY27UF082G2B-TPCB
Manufacturer:
HY
Quantity:
744
Part Number:
HY27UF082G2B-TPCB
Manufacturer:
HYNIX
Quantity:
10 554
Part Number:
HY27UF082G2B-TPCB
Manufacturer:
HY
Quantity:
1 000
Part Number:
HY27UF082G2B-TPCB
Manufacturer:
HYNIX/海力士
Quantity:
20 000
Company:
Part Number:
HY27UF082G2B-TPCB
Quantity:
8
Rev 0.2 / Jan. 2008
1.2 PIN DESCRIPTION
NOTE:
1. For x16 version only
2. A 0.1uF capacitor should be connected between the Vcc Supply Voltage pin and the Vss Ground pin to decouple
3. An internal voltage detector disables all functions whenever VCC is below 1.8V (3.3V version) to protect the device
IO8-IO15
Pin Name
IO0-IO7
the current surges from the power supply. The PCB track widths must be sufficient to carry the currents required
during program and erase operations.
from any involuntary program/erase during power transitions.
CLE
ALE
R/B
Vcc
Vss
WE
WP
NC
CE
RE
(1)
DATA INPUTS/OUTPUTS
The IO pins allow to input command, address and data and to output data during read / program
operations. The inputs are latched on the rising edge of Write Enable (WE). The I/O buffer float to
High-Z when the device is deselected or the outputs are disabled.
COMMAND LATCH ENABLE
This input activates the latching of the IO inputs inside the Command Register on the Rising edge of
Write Enable (WE).
ADDRESS LATCH ENABLE
This input activates the latching of the IO inputs inside the Address Register on the Rising edge of
Write Enable (WE).
CHIP ENABLE
This input controls the selection of the device.
WRITE ENABLE
This input acts as clock to latch Command, Address and Data. The IO inputs are latched on the rise
edge of WE.
READ ENABLE
The RE input is the serial data-out control, and when active drives the data onto the I/O bus. Data is
valid tREA after the falling edge of RE which also increments the internal column address counter by
one.
WRITE PROTECT
The WP pin, when Low, provides an Hardware protection against undesired modify (program / erase)
operations.
READY BUSY
The Ready/Busy output is an Open Drain pin that signals the state of the memory.
SUPPLY VOLTAGE
The Vcc supplies the power for all the operations (Read, Write, Erase).
GROUND
NO CONNECTION
Table 2: Pin Description
Description
2Gbit (256Mx8bit) NAND Flash
HY27UF(08/16)2G2B Series
8

Related parts for HY27UF082G2B-TPCB