DSPIC33FJ128GP802-E/MM Microchip Technology, DSPIC33FJ128GP802-E/MM Datasheet - Page 62

IC, DSC, 16BIT, 128KB 40MHZ, 3.6V, QFN28

DSPIC33FJ128GP802-E/MM

Manufacturer Part Number
DSPIC33FJ128GP802-E/MM
Description
IC, DSC, 16BIT, 128KB 40MHZ, 3.6V, QFN28
Manufacturer
Microchip Technology
Series
DsPIC33Fr

Specifications of DSPIC33FJ128GP802-E/MM

Core Frequency
40MHz
Core Supply Voltage
3.6V
No. Of I/o's
21
Flash Memory Size
128KB
Supply Voltage Range
3V To 3.6V
Operating Temperature Range
-40°C To +125°C
Core Processor
dsPIC
Core Size
16-Bit
Speed
40 MIPs
Connectivity
CAN, I²C, IrDA, LIN, SPI, UART/USART
Peripherals
AC'97, Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT
Number Of I /o
21
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 10x10b/12b, D/A 4x16b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
28-QFN
Rohs Compliant
Yes
Package
28QFN-S EP
Device Core
dsPIC
Family Name
dSPIC33
Maximum Speed
40 MHz
Operating Supply Voltage
3.3 V
Data Bus Width
16 Bit
Number Of Programmable I/os
21
Interface Type
CAN/I2C/SPI/UART
On-chip Adc
10-chx10-bit|10-chx12-bit
On-chip Dac
2-chx16-bit
Number Of Timers
5
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
DV164033 - KIT START EXPLORER 16 MPLAB ICD2DM240001 - BOARD DEMO PIC24/DSPIC33/PIC32
Eeprom Size
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
TABLE 4-33:
TABLE 4-34:
TABLE 4-35:
TABLE 4-36:
RCON
OSCCON
CLKDIV
PLLFBD
OSCTUN
ACLKCON
Legend:
Note
BSRAM
SSRAM
Legend:
Note
NVMCON
NVMKEY
Legend:
PMD1
PMD2
PMD3
Legend:
File Name
File Name
File Name
File Name
1:
2:
1:
Addr
074A
x = unknown value on Reset, — = unimplemented, read as ‘0’. Reset values are shown in hexadecimal.
RCON register Reset values dependent on type of Reset.
OSCCON register Reset values dependent on the FOSC Configuration bits and by type of Reset.
Addr
0752
x = unknown value on Reset, — = unimplemented, read as ‘0’. Reset values are shown in hexadecimal.
This register is not present in devices with 4K RAM and 32K Flash memory.
x = unknown value on Reset, — = unimplemented, read as ‘0’. Reset values are shown in hexadecimal.
x = unknown value on Reset, — = unimplemented, read as ‘0’. Reset values are shown in hexadecimal.
0740
0742
0744
0746
0748
0750
Addr
0770
0772
0774
Addr
0760
0766
TRAPR IOPUWR
SYSTEM CONTROL REGISTER MAP
SECURITY REGISTER MAP
NVM REGISTER MAP
PMD REGISTER MAP
Bit 15
ROI
Bit 15
IC8MD
Bit 15
T5MD
Bit 15
WR
Bit 14
IC7MD
Bit 14
Bit 14
T4MD
Bit 14
WREN
SELACLK
COSC<2:0>
DOZE<2:0>
Bit 13
Bit 13
T3MD
Bit 13
WRERR
Bit 13
Bit 12
T2MD
Bit 12
Bit 12
AOSCMD<1:0>
Bit 12
(1)
Bit 11
T1MD
Bit 11
DOZEN
Bit 11
Bit 11
CMPMD
Bit 10
Bit 10
Bit 10
Bit 10
APSTSCLR<2:0>
RTCCMD
FRCDIV<2:0>
IC2MD
NOSC<2:0>
Bit 9
Bit 9
Bit 9
Bit 9
CM
PMPMD
DCIMD
IC1MD
Bit 8
Bit 8
VREGS
Bit 8
Bit 8
I2C1MD
CRCMD
Bit 7
CLKLOCK
ASRCSEL
Bit 7
EXTR
Bit 7
PLLPOST<1:0>
Bit 7
DAC1MD
U2MD
Bit 6
Bit 6
IOLOCK
ERASE
Bit 6
Bit 6
SWR
U1MD
Bit 5
SWDTEN
Bit 5
LOCK
Bit 5
Bit 5
PLLDIV<8:0>
SPI2MD
Bit 4
Bit 4
WDTO
Bit 4
Bit 4
NVMKEY<7:0>
SPI1MD
OC4MD
Bit 3
SLEEP
Bit 3
Bit 3
Bit 3
CF
TUN<5:0>
PLLPRE<4:0>
IW_ SSR
IW_BSR
OC3MD
Bit 2
Bit 2
IDLE
Bit 2
Bit 2
NVMOP<3:0>
LPOSCEN
IR_BSR
IR_SSR
OC2MD
Bit 1
C1MD
Bit 1
BOR
Bit 1
Bit 1
OSWEN
RL_BSR
RL_SSR
OC1MD
AD1MD
Bit 0
Bit 0
POR
Bit 0
Bit 0
Resets
Resets
Resets
Resets
xxxx
0300
3040
0030
0000
0000
0000
0000
0000
0000
0000
0000
0000
All
All
All
All
(1)
(2)

Related parts for DSPIC33FJ128GP802-E/MM