Z8F2422VS020SG Zilog, Z8F2422VS020SG Datasheet - Page 156

IC ENCORE MCU FLASH 24K 68PLCC

Z8F2422VS020SG

Manufacturer Part Number
Z8F2422VS020SG
Description
IC ENCORE MCU FLASH 24K 68PLCC
Manufacturer
Zilog
Series
Encore!® XP®r
Datasheets

Specifications of Z8F2422VS020SG

Core Processor
Z8
Core Size
8-Bit
Speed
20MHz
Connectivity
I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
46
Program Memory Size
24KB (24K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
68-LCC (J-Lead)
Processor Series
Z8F242x
Core
eZ8
Data Bus Width
8 bit
Data Ram Size
2 KB
Interface Type
I2C, SPI, UART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
46
Number Of Timers
4
Operating Supply Voltage
3 V to 3.6 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Development Tools By Supplier
Z8F64200100KITG, ZENETSC0100ZACG, ZUSBSC00100ZACG, Z8F64210100ZDA, Z8F64210100ZDP, Z8F64210100ZDV, Z8F64220100ZDA, Z8F64220100ZDV, Z8F6422AR00ZEM, Z8F6422VS00ZEM, Z8F6421AN00ZEM
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 12 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
269-4253
Z8F2422VS020SG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8F2422VS020SG
Manufacturer:
Zilog
Quantity:
10 000
PS019921-0308
Note:
Software Control of I
Caution:
Writing to the I
the I
shifting out until the Data register is written with the next value to send or the STOP or
START bits are set indicating the current byte is the last one to send.
Transmit interrupts occur when the TDRE bit of the I
bit in the I
tions when the transmit data register is empty:
The fourth interrupt source is the baud rate generator. If the I
(IEN bit in the I2CCTL register = 0) and the BIRQ bit in the I2CCTL register = 1, an inter-
rupt is generated when the baud rate generator counts down to 1. This allows the I
rate generator to be used by software as a general purpose timer when IEN = 0.
Software can control I
I
To use interrupts, the I
in the I
To control transactions by polling, the interrupt bits (TDRE, RDRF and NCKI) in the I
Status register should be polled. The TDRE bit asserts regardless of the state of the TXI
bit.
Either or both transmit and receive data movement can be controlled by the DMA
Controller. The DMA Controller channel(s) must be initialized to select the I
and receive requests. Transmit DMA requests require that the TXI bit in the I
register be set.
2
C Status register or by DMA. Note that not all products include a DMA Controller.
2
The I
The first bit of the byte of an address is shifting out and the RD bit of the I
register is deasserted.
The first bit of a 10-bit address shifts out.
The first bit of write data shifts out.
Acknowledge before the last byte has been sent. After receiving the Not
Acknowledge, the I
pauses until either the STOP or START bits in the Control register are set.
A transmit (write) DMA operation hangs if the slave responds with a Not
C Controller pauses at the beginning of the Acknowledge cycle of the byte currently
2
C Control register must be set to enable transmit interrupts.
2
2
C Controller is enabled.
C Control register is set. Transmit interrupts occur under the following condi-
2
C Data register always clears the TRDE bit to 0. When TDRE is asserted,
2
C Transactions
2
2
C transactions by using the I
C interrupt must be enabled in the Interrupt Controller. The TXI bit
2
C Controller sets the NCKI bit in the Status register and
2
C Controller interrupt, by polling the
2
C Status register sets and the TXI
Z8 Encore! XP
2
C Controller is disabled
Product Specification
®
F64XX Series
2
2
I2C Controller
C transmit
2
C Control
C Status
2
C baud
2
C
142

Related parts for Z8F2422VS020SG