DK-DEV-1AGX60N Altera, DK-DEV-1AGX60N Datasheet - Page 102
DK-DEV-1AGX60N
Manufacturer Part Number
DK-DEV-1AGX60N
Description
KIT DEV ARRIA GX 1AGX60N
Manufacturer
Altera
Series
Arria GXr
Type
FPGAr
Datasheet
1.EP1AGX20CF484C6N.pdf
(234 pages)
Specifications of DK-DEV-1AGX60N
Contents
Dev. Board, Quartus® II Web Edition, Reference Designs, Labs, and Complete Documentation
For Use With/related Products
1AGX60N
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
544-2372
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
- Current page: 102 of 234
- Download datasheet (4Mb)
2–96
Table 2–26. On-Chip Termination Support by I/O Banks
Arria GX Device Handbook, Volume 1
Series termination
Differential termination
Note to
(1) Clock pins CLK1 and CLK3, and pins FPLL[7..8]CLK do not support differential on-chip termination. Clock pins CLK0 and
On-Chip Termination Support
CLK2, do support differential on-chip termination. Clock pins in the top and bottom banks (CLK[4..7, 12..15]) do not
support differential on-chip termination.
Table
2–26:
f
f
Arria GX devices provide two types of termination:
■
■
Table 2–26
On-Chip Differential Termination (R
Arria GX devices support internal differential termination with a nominal resistance
value of 100 for LVDS input receiver buffers. LVPECL input signals (supported on
clock pins only) require an external termination resistor. R
the full range of supported differential data rates as shown in the High-Speed I/O
Specifications section of the
For more information about R
with DPA in Arria GX Devices
For more information about tolerance specifications for R
Switching Characteristics
(1)
On-chip differential termination (R
On-chip series termination (R
I/O Standard Support
SSTL-2 class I and II
1.8-V HSTL class II
lists the Arria GX OCT support per I/O bank.
1.8-V HSTL class I
1.5-V HSTL class I
SSTL-18 class II
SSTL-18 class I
HyperTransport
3.3-V LVCMOS
2.5-V LVCMOS
1.8-V LVCMOS
1.5-V LVCMOS
3.3-V LVTTL
2.5-V LVTTL
1.8-V LVTTL
1.5-V LVTTL
1.2-V HSTL
technology
LVDS
chapter.
DC & Switching Characteristics
chapter.
D
OCT, refer to the
Top and Bottom Banks
S
OCT)
D
(3, 4, 7, 8)
OCT)
D
OCT)
v
v
v
v
v
v
v
v
v
v
v
v
v
v
v
—
—
High-Speed Differential I/O Interfaces
chapter.
D
© December 2009 Altera Corporation
Left Bank (1, 2)
D
OCT, refer to the
OCT is supported across
Chapter 2: Arria GX Architecture
v
v
v
v
v
v
v
v
v
—
v
—
v
—
v
v
v
DC &
I/O Structure
Related parts for DK-DEV-1AGX60N
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
KIT DEV ARRIA II GX FPGA 2AGX125
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
KIT DEV CYCLONE III LS EP3CLS200
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
KIT DEV STRATIX IV FPGA 4SE530
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
KIT DEV FPGA 2AGX260 W/6.375G TX
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
KIT DEV MAX V 5M570Z
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
KIT DEV STRATIX V FPGA 5SGXEA7
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
KIT DEVELOPMENT STRATIX III
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
KIT DEVELOPMENT STRATIX IV
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
KIT STARTER CYCLONE IV GX
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
KIT DEVELOPMENT STRATIX IV
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 35 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 15 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet: