Z8F64220100ZDA Zilog, Z8F64220100ZDA Datasheet - Page 51

ADAPTER ICE Z8 ENCORE 64K 64LQFP

Z8F64220100ZDA

Manufacturer Part Number
Z8F64220100ZDA
Description
ADAPTER ICE Z8 ENCORE 64K 64LQFP
Manufacturer
Zilog
Datasheets

Specifications of Z8F64220100ZDA

Module/board Type
*
For Use With/related Products
Z8 Encore!™
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
269-3403
DMA1 Control
DMA1CTL (FB8H - Read/Write)
DMA1 I/O Address
DMA1IO (FB9H - Read/Write)
PS019921-0308
D7 D6 D5 D4 D3 D2 D1 D0
D7 D6 D5 D4 D3 D2 D1 D0
Request Trigger Source Select
000 = Timer 0
001 = Timer 1
010 = Timer 2
011 = Timer 3
100 = UART0 Transmit Data register
101 = UART1 Transmit Data register
110 = I2C Transmit Data register
111 = Reserved
Word Select
0 = DMA transfers 1 byte per
request
1 = DMA transfers 2 bytes per
request
DMA1 Interrupt Enable
0 = DMA1 does not generate
interrupts
1 = DMA1 generates an interrupt
when
DMA1 Data Transfer Direction
0 = Register File to peripheral
registers
1 = Peripheral registers to Register
File
DMA1 Loop Enable
0 = DMA disables after End Address
1 = DMA reloads Start Address after
run
DMA1 Enable
0 = DMA1 is disabled
1 = DMA1 is enabled
DMA1 Peripheral Register Address
control
Low byte of on-chip peripheral
registers on Register File page FH
End Address data is transferred
End Address and continues to
is empty
is empty
is empty
DMA1 Address High Nibble
DMA1H (FBAH - Read/Write)
DMA1 Start/Current Address Low Byte
DMA1START (FBBH - Read/Write)
DMA1 End Address Low Byte
DMA1END (FBCH - Read/Write)
DMA_ADC Address
DMAA_ADDR (FBDH - Read/Write)
D7 D6 D5 D4 D3 D2 D1 D0
D7 D6 D5 D4 D3 D2 D1 D0
D7 D6 D5 D4 D3 D2 D1 D0
D7 D6 D5 D4 D3 D2 D1 D0
Z8 Encore! XP
DMA1 Start Address [11:8]
DMA1 End Address [11:8]
DMA1 Start Address [7:0]
DMA1 End Address [7:0]
Reserved
DMA_ADC Address
Product Specification
Control Register Summary
®
F64XX Series
37

Related parts for Z8F64220100ZDA