w25q32bv Winbond Electronics Corp America, w25q32bv Datasheet - Page 45

no-image

w25q32bv

Manufacturer Part Number
w25q32bv
Description
32m-bit Serial Flash Memory With Dual And Quad Spi
Manufacturer
Winbond Electronics Corp America
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
w25q32bvDAIG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
w25q32bvF1G
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
w25q32bvFIG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
w25q32bvIG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
w25q32bvIP
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
w25q32bvSF2G
Manufacturer:
WINBOND
Quantity:
1 200
Part Number:
w25q32bvSF2G
Manufacturer:
WINBOND
Quantity:
1 000
Part Number:
w25q32bvSFIG
Manufacturer:
PANASONIC
Quantity:
678
Part Number:
w25q32bvSFIG
Manufacturer:
WINBOND
Quantity:
1 000
Part Number:
w25q32bvSFIG
Manufacturer:
WINBOND
Quantity:
1 000
Part Number:
w25q32bvSFIG
Manufacturer:
WINBOND
Quantity:
1 095
Part Number:
w25q32bvSIG
Manufacturer:
WINBOND
Quantity:
136
Part Number:
w25q32bvSS2G
Manufacturer:
WINBOND
Quantity:
300
Part Number:
w25q32bvSS2G
Manufacturer:
WINBOND
Quantity:
1 000
Part Number:
w25q32bvSSIG
Quantity:
5 530
W25Q32BV
11.2.26 Chip Erase (C7h / 60h)
The Chip Erase instruction sets all memory within the device to the erased state of all 1s (FFh). A Write
Enable instruction must be executed before the device will accept the Chip Erase Instruction (Status
Register bit WEL must equal 1). The instruction is initiated by driving the /CS pin low and shifting the
instruction code “C7h” or “60h”. The Chip Erase instruction sequence is shown in figure 24.
The /CS pin must be driven high after the eighth bit has been latched. If this is not done the Chip Erase
instruction will not be executed. After /CS is driven high, the self-timed Chip Erase instruction will
commence for a time duration of t
(See AC Characteristics). While the Chip Erase cycle is in progress,
CE
the Read Status Register instruction may still be accessed to check the status of the BUSY bit. The
BUSY bit is a 1 during the Chip Erase cycle and becomes a 0 when finished and the device is ready to
accept other instructions again. After the Chip Erase cycle has finished the Write Enable Latch (WEL) bit
in the Status Register is cleared to 0. The Chip Erase instruction will not be executed if any page is
protected by the Block Protect (CMP, SEC, TB, BP2, BP1, and BP0) bits (see Status Register Memory
Protection table).
Figure 24. Chip Erase Instruction Sequence Diagram
Publication Release Date: March 26, 2009
- 45 -
Preliminary - Revision A

Related parts for w25q32bv