cy23fp12 Cypress Semiconductor Corporation., cy23fp12 Datasheet - Page 5

no-image

cy23fp12

Manufacturer Part Number
cy23fp12
Description
200-mhz Field Programmable Zero Delay Buffer
Manufacturer
Cypress Semiconductor Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
cy23fp120C
Manufacturer:
DALLAS
Quantity:
4 258
Part Number:
cy23fp120I
Manufacturer:
CY
Quantity:
1 908
Part Number:
cy23fp120XC
Manufacturer:
CY
Quantity:
42
Part Number:
cy23fp120XC-003
Manufacturer:
CY
Quantity:
119
Part Number:
cy23fp120XC-003
Manufacturer:
TCE
Quantity:
156
Document #: 38-07246 Rev. *E
Table 3 is a list of output dividers that are independently
selected to connect to each output pair.
In the default (non-programmable) state of the device, S1 and
S2 pins will function, as indicated in Table 4.
Table 3.
Table 4.
Field Programming the CY23FP12
The CY23FP12 is programmed at the package level, i.e. in a
programmer socket. The CY23FP12 is flash-technology
based, so the parts can be reprogrammed up to 100 times.
This allows for fast and easy design changes and product
updates, and eliminates any issues with old and out-of-date
inventory.
Samples and small prototype quantities can be programmed
on the CY3672 programmer. Cypress’s value-added distri-
bution partners and third-party programming systems from BP
Microsystems, HiLo Systems, and others are available for
large production quantities.
CyberClocks Software
CyberClocks is an easy-to-use software application that
allows the user to custom-configure the CY23FP12. Users can
specify the REF, PLL frequency, output frequencies and/or
post-dividers, and different functional options. CyberClocks
outputs
programming the CY23FP12.
CyberClocks can be downloaded free of charge from the
Cypress website at www.cypress.com.
Note:
1. Outputs will be rising edge aligned only to those outputs using this same device setting.
2. When the source of an output pair is set to [111], the output pair becomes lock indicator signal. For example, if the source of an output pair (CLKA0, CLKA1) is
S2
0
0
1
1
set to [111], the CLKA0 and CLKA1, becomes lock indicator signals. In non-invert mode, CLKA0 and CLKA1 signals will be high when the PLL is in lock mode. If
CLKA0 is in an invert mode, the CLKA0 will be low and the CLKA1 will be high when the PLL is in lock mode.
CLKA/B Source
S1
an
0 [000]
1 [001]
2 [010]
4 [100]
5 [101]
0
1
0
1
3 [011]
6 [110]
7 [111]
industry
Three-state
CLKA[5:0]
Driven
Driven
Driven
standard
TEST mode [LOCK signal]
Three-state
Three-state
CLKB[5:0]
Output Connects To
Driven
Driven
JEDEC
Divide by 2X
Divide by X
Divide by 1
Divide by 2
Divide by 3
Divide by 4
REF
file
Reference
[1]
Source
Output
used
PLL
PLL
PLL
[2]
for
CY3672 FTG Development Kit
The Cypress CY3672 FTG Development Kit comes complete
with everything needed to design with the CY23FP12 and
program samples and small prototype quantities. The kit
comes with the latest version of CyberClocks and a small
portable programmer that connects to a PC serial port for
on-the-fly programming of custom frequencies.
The JEDEC file output of CyberClocks can be downloaded to
the portable programmer for small-volume programming, or
for use with a production programming system for larger
volumes.
CY23FP12 Frequency Calculation
The CY23FP12 is an extremely flexible clock buffer with up to
twelve individual outputs, generated from an integrated PLL.
There are four variables used to determine the final output
frequency. These are the input Reference Frequency M, the N
dividers, and the post divider X.
The basic PLL block diagram is shown in Figure 1. Each of the
six clock outputs pair has many output options available to it.
There are six post divider options: /1, /2, /3, /4, /X, and /2X.
The post divider options can be applied to the calculated PLL
frequency or to the REF directly. The feedback either is
connected to CLKA0 internally or connected to any output
externally.
A programmable divider, M, is inserted between the reference
input, REF, and the phase detector. The divider M can be any
integer 1 to 256. The PLL input frequency cannot be lower than
10 MHz or higher than 200 MHz.
A programmable divider, N, is inserted between the feedback
input, FBK, and the phase detector. The divider N can be any
integer 1 to 256. The PLL input frequency cannot be lower than
10 MHz or higher than 200 MHz.
So the output can be calculated as following:
F
F
F
In addition to above divider options, the another option
bypasses the PLL and passes the REF directly to the output.
F
REF
PLL
OUT
OUT
= (F
/ M = F
= F
= F
PLL
REF
REF
.
/ post divider.
FBK
* N *
/ N.
post divider)/M.
CY23FP12
Page 5 of 10
[+] Feedback

Related parts for cy23fp12