LPC1759FBD80 NXP Semiconductors, LPC1759FBD80 Datasheet - Page 58

The LPC1759 is a Cortex-M3 microcontroller for embedded applications featuring a high level of integration and low power consumption at frequencies of 120 MHz

LPC1759FBD80

Manufacturer Part Number
LPC1759FBD80
Description
The LPC1759 is a Cortex-M3 microcontroller for embedded applications featuring a high level of integration and low power consumption at frequencies of 120 MHz
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC1759FBD80
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
LPC1759FBD80
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
LPC1759FBD80
0
Part Number:
LPC1759FBD80,551
Manufacturer:
LT
Quantity:
375
Part Number:
LPC1759FBD80,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
LPC1759FBD80,551
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
12. ADC electrical characteristics
Table 17.
V
[1]
[2]
[3]
[4]
[5]
[6]
[7]
[8]
[9]
LPC1759_58_56_54_52_51
Product data sheet
Symbol
V
C
E
E
E
E
E
R
f
f
clk(ADC)
c(ADC)
DDA
IA
D
L(adj)
O
G
T
ia
vsi
The ADC is monotonic, there are no missing codes.
The differential linearity error (E
The integral non-linearity (E
appropriate adjustment of gain and offset errors. See
The offset error (E
ideal curve. See
ADCOFFS value (bits 7:4) = 2 in the ADTRM register. See LPC17xx user manual UM10360.
The gain error (E
error, and the straight line which fits the ideal transfer curve. See
The absolute error (E
ADC and the ideal transfer curve. See
See
The conversion frequency corresponds to the number of samples per second.
= 2.7 V to 3.6 V; T
Figure
ADC characteristics (full resolution)
Parameter
analog input voltage
analog input capacitance
differential linearity error
integral non-linearity
offset error
gain error
absolute error
voltage source interface
resistance
ADC clock frequency
ADC conversion frequency
26.
Figure
G
O
) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset
) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the
T
amb
) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated
25.
Fig 24. SPI slave timing (CPHA = 0)
=
L(adj)
40
D
) is the peak difference between the center of the steps of the actual and the ideal transfer curve after
) is the difference between the actual step width and the ideal step width. See
C to +85
Figure
SCK (CPOL = 0)
SCK (CPOL = 1)
All information provided in this document is subject to legal disclaimers.
Conditions
25.
C unless otherwise specified; ADC frequency 13 MHz; 12-bit resolution.
MOSI
MISO
Rev. 7 — 29 March 2011
Figure
25.
Figure
DATA VALID
DATA VALID
t
SPIQV
LPC1759/58/56/54/52/51
25.
[1][2]
[4][5]
[3]
[6]
[7]
[8]
[9]
T
SPICYC
Min
0
-
-
-
-
-
-
-
-
-
t
32-bit ARM Cortex-M3 microcontroller
SPIDSU
DATA VALID
DATA VALID
t
SPICLKH
t
Typ
-
-
-
-
-
-
-
-
-
-
SPIDH
t
SPICLKL
t
002aad989
SPIOH
Max
V
15
1
3
2
0.5
4
7.5
13
200
Figure
© NXP B.V. 2011. All rights reserved.
DDA
25.
Unit
V
pF
LSB
LSB
LSB
%
LSB
k
MHz
kHz
58 of 74

Related parts for LPC1759FBD80