ATtiny85 Atmel Corporation, ATtiny85 Datasheet - Page 100

no-image

ATtiny85

Manufacturer Part Number
ATtiny85
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATtiny85

Flash (kbytes)
8 Kbytes
Pin Count
8
Max. Operating Frequency
20 MHz
Cpu
8-bit AVR
# Of Touch Channels
3
Hardware Qtouch Acquisition
No
Max I/o Pins
6
Ext Interrupts
6
Usb Speed
No
Usb Interface
No
Spi
1
Twi (i2c)
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
4
Adc Resolution (bits)
10
Adc Speed (ksps)
15
Analog Comparators
1
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
No
Sram (kbytes)
0.5
Eeprom (bytes)
512
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8 to 5.5
Operating Voltage (vcc)
1.8 to 5.5
Fpu
No
Mpu / Mmu
no / no
Timers
2
Output Compare Channels
5
Pwm Channels
6
32khz Rtc
No
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATtiny85-15SZ
Manufacturer:
ATMEL
Quantity:
30
Part Number:
ATtiny85-20PU
Manufacturer:
CUI
Quantity:
1 000
Part Number:
ATtiny85-20SU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATtiny85V-10SH
Manufacturer:
Intel
Quantity:
62
Part Number:
ATtiny85V-10SU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
100
ATtiny25/45/85
Figure 13-3. Timer/Counter1 Block Diagram
Two status flags (overflow and compare match) are found in the Timer/Counter Interrupt Flag
Register - TIFR. Control signals are found in the Timer/Counter Control Registers TCCR1 and
GTCCR. The interrupt enable/disable settings are found in the Timer/Counter Interrupt Mask
Register - TIMSK.
The Timer/Counter1 contains two Output Compare Registers, OCR1A and OCR1C as the data
source to be compared with the Timer/Counter1 contents. In normal mode the Output Compare
functions are operational with OCR1A only. OCR1A determines action on the OC1A pin (PB1),
and it can generate Timer1 OC1A interrupt in normal mode and in PWM mode. OCR1C holds
the Timer/Counter maximum value, i.e. the clear on compare match value. In the normal mode
an overflow interrupt (TOV1) is generated when Timer/Counter1 counts from $FF to $00, while
in the PWM mode the overflow interrupt is generated when the Timer/Counter1 counts either
from $FF to $00 or from OCR1C to $00.
In PWM mode, OCR1A provides the data values against which the Timer Counter value is com-
pared. Upon compare match the PWM outputs (OC1A) is generated. In PWM mode, the Timer
Counter counts up to the value specified in the output compare register OCR1C and starts again
from $00. This feature allows limiting the counter “full” value to a specified value, lower than $FF.
Together with the many prescaler options, flexible PWM frequency selection is provided.
12-3 on page 91
20 kHz to 250 kHz in 10 kHz steps and from 250 kHz to 500 kHz in 50 kHz steps. Higher PWM
frequencies can be obtained at the expense of resolution.
8-BIT DATABUS
COMPARE REGISTER
TIMER/COUNTER1
8-BIT COMPARATOR
REGISTER (TIMSK)
TIMER/COUNTER1
TIMER INT. MASK
T/C1 OUTPUT
T/C1 OVER-
FLOW IRQ
(OCR1A)
(TCNT1)
lists clock selection and OCR1C values to obtain PWM frequencies from
T/C1 COMPARE
MATCH A IRQ
T/C CLEAR
REGISTER (TIFR)
TIMER INT. FLAG
COMPARE REGISTER
8-BIT COMPARATOR
T/C1 OUTPUT
(OCR1C)
OC1A
(PB1)
REGISTER 1 (TCCR1)
T/C CONTROL
T/C1 CONTROL
LOGIC
GLOBAL T/C CONTROL
REGISTER 2 (GTCCR)
2586N–AVR–04/11
Table
CK
PCK

Related parts for ATtiny85