ISP1161A1BM ST-Ericsson Inc, ISP1161A1BM Datasheet - Page 69

no-image

ISP1161A1BM

Manufacturer Part Number
ISP1161A1BM
Description
IC USB HOST/DEVICE CTRLR 64-LQFP
Manufacturer
ST-Ericsson Inc
Datasheet

Specifications of ISP1161A1BM

Controller Type
USB 2.0 Controller
Interface
Parallel
Voltage - Supply
3.3V, 5V
Current - Supply
47mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
568-1163
ISP1161A1BM,557

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1161A1BM
Manufacturer:
NXP
Quantity:
513
Part Number:
ISP1161A1BM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1161A1BMGA
Manufacturer:
EPCOS
Quantity:
6 700
Part Number:
ISP1161A1BMGA
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Company:
Part Number:
ISP1161A1BMGA
Quantity:
3 000
Part Number:
ISP1161A1BMUM
Manufacturer:
LUMEX
Quantity:
12 000
Part Number:
ISP1161A1BMUM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Philips Semiconductors
Table 42:
9397 750 13961
Product data
Bit
Symbol
Reset
Access
Bit
Symbol
Reset
Access
Hc PInterrupt register: bit allocation
reserved
R/W
15
7
0
10.4.4 Hc PInterrupt register (R/W: 24H/A4H)
ClkReady
All the bits in this register will be active on power-on reset. However, none of the
active bits will cause an interrupt on the interrupt pin (INT1) unless they are set by the
respective bits in the Hc PInterruptEnable register, and together with bit 0 of the
HcHardwareConfiguration register.
After this register (24H for read) is read, the bits that are active will not be reset, until
logic 1 is written to the bits in this register (A4H for write) to clear it. To clear all the
enabled bits in this register, the HCD must write FFH to this register.
Code (Hex): 24 — read
Code (Hex): A4 — write
Table 43:
Bit
15 to 7
6
5
4
3
2
R/W
14
6
0
Hc PInterrupt register: bit description
Suspended
Symbol
-
ClkReady
HC
Suspended
OPR_Reg
-
AllEOT
Interrupt
R/W
HC
13
5
0
Rev. 03 — 23 December 2004
OPR_Reg
Description
reserved
0 — no event
1 — clock is ready. After a wake-up is sent, there is a wait for clock
ready. (Maximum is 1 ms, and typical is 160 s)
0 — no event
1 — the HC has been suspended and no USB activity is sent from
the microprocessor for each ms. When the microprocessor wants
to suspend the HC, the microprocessor must write to the
HcControl register. And when all downstream devices are
suspended, then the HC stops sending SOF; the HC is suspended
by having the HcControl register written into.
0 — no event
1 — There are interrupts from HC side. Need to read HcControl
and HcInterrupt registers to detect type of interrupt on the HC (if
the HC requires the Operational register to be updated)
reserved
0 — no event
1 — implies that data transfer has been completed via PIO transfer
or DMA transfer. Occurrence of internal or external EOT will set
this bit.
R/W
12
4
0
reserved
R/W
00H
reserved
USB single-chip host and device controller
R/W
11
3
0
Interrupt
AllEOT
R/W
10
2
0
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
ISP1161A1
ATLInt
R/W
9
1
0
SOFITLInt
R/W
68 of 136
8
0
0

Related parts for ISP1161A1BM