EP3SL150F1152C3N Altera, EP3SL150F1152C3N Datasheet - Page 260

IC STRATX III FPGA 150K 1152FBGA

EP3SL150F1152C3N

Manufacturer Part Number
EP3SL150F1152C3N
Description
IC STRATX III FPGA 150K 1152FBGA
Manufacturer
Altera
Series
Stratix® IIIr

Specifications of EP3SL150F1152C3N

Number Of Logic Elements/cells
142500
Number Of Labs/clbs
5700
Total Ram Bits
6390
Number Of I /o
744
Voltage - Supply
0.86 V ~ 1.15 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-FBGA
For Use With
544-2568 - KIT DEVELOPMENT STRATIX III
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2408
EP3SL150F1152C3NES

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3SL150F1152C3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP3SL150F1152C3N
Manufacturer:
XILINX
0
Part Number:
EP3SL150F1152C3N
Manufacturer:
ALTERA
0
Part Number:
EP3SL150F1152C3NES
Manufacturer:
ALTERA
0
8–12
Figure 8–7. DQS/DQ Bus Mode Support per Bank in EP3SL340 Devices in the 1760-pin FineLine BGA Package
Notes to
(1) You can also use DQS/DQSn pins in some of the ×4 groups as RUP/RDN pins. You cannot use a ×4 group for memory interfaces if two pins of
(2) All I/O pin counts include eight dedicated clock inputs (CLK1p, CLK1n, CLK3p, CLK3n, CLK8p, CLK8n, CLK10p, and CLK10n) and eight
(3) Some of the DQS/DQ pins in this bank can also be used as configuration pins. Choose the DQS/DQ pins that are not going to be used by your
Stratix III Device Handbook, Volume 1
I/O Bank 1C (3)
50 User I/Os (2)
50 User I/Os (2)
50 User I/Os (2)
50 User I/Os (2)
I/O Bank 1A (1)
I/O Bank 2A (1)
36 User I/Os
36 User I/Os
I/O Bank 1B
I/O Bank 2C
I/O Bank 2B
x16/x18=1
x32/x36=0
x16/x18=1
x32/x36=0
x16/x18=1
x32/x36=0
x16/x18=1
x32/x36=0
x16/x18=1
x32/x36=0
x16/x18=1
x32/x36=0
the group are being used as RUP and RDN pins for OCT calibration. You can still use the ×16/×18 or ×32/×36 groups that includes these ×4 groups.
However, there are restrictions on using ×8/×9 groups that include these ×4 groups as described on
dedicated corner PLL clock inputs (PLL_L1_CLKp, PLL_L1_CLKn, PLL_L4_CLKp, PLL_L4_CLKn, PLL_R4_CLKp, PLL_R4_CLKn,
PLL_R1_CLKp, and PLL_R1_CLKn) that can be used for data inputs.
configuration scheme.
x8/x9=3
x8/x9=3
x8/x9=3
x8/x9=3
x8/x9=3
x8/x9=3
DLL0
DLL1
x4=7
x4=6
x4=7
x4=7
x4=6
x4=7
Figure
8–7:
I/O Bank 8A (1)
I/O Bank 3A (1)
48 User I/Os
48 User I/Os
x16/x18=2
x32/x36=1
x16/x18=2
x32/x36=1
x8/x9=4
x8/x9=4
x4=8
x4=8
I/O Bank 8B
I/O Bank 3B
48 User I/Os
48 User I/Os
x16/x18=2
x32/x36=1
x16/x18=2
x32/x36=1
x81/x9=4
x8/x9=4
x4=8
x4=8
I/O Bank 3C (1)
I/O Bank 8C (1)
48 User I/Os
48 User I/Os
x16/x18=1
x32/x36=0
x16/x18=1
x32/x36=0
1760-pin FineLine BGA
x8/x9=3
x8/x9=3
x4=6
x4=6
EP3SL340 Devices
48 User I/Os
48 User I/Os
I/O Bank 4C
I/O Bank 7C
x16/x18=1
x32/x36=0
x16/x18=1
x32/x36=0
x8/x9=3
x8/x9=3
x4=6
x4=6
Chapter 8: External Memory Interfaces in Stratix III Devices
48 User I/Os
48 User I/Os
I/O Bank 7B
I/O Bank 4B
x16/x18=2
x32/x36=1
x16/x18=2
x32/x36=1
x8/x9=4
x8/x9=4
x4=8
x4=8
page
8–5.
© March 2010 Altera Corporation
I/O Bank 7A (1)
I/O Bank 4A (1)
48 User I/Os
48 User I/Os
x16/x18=2
x32/x36=1
x16/x18=2
x32/x36=1
Memory Interfaces Pin Support
x8/x9=4
x8/x9=4
x4=8
x4=8
I/O Bank 6A (1)
I/O Bank 5A (1)
50 User I/Os (2)
50 User I/Os (2)
50 User I/Os (2)
36 User I/Os (2)
50 User I/Os (2)
I/O Bank 6C
I/O Bank 5C
I/O Bank 6B
I/O Bank 5B
36 User I/Os
x16/x18=1
x32/x36=0
x16/x18=1
x32/x36=0
x16/x18=1
x32/x36=0
x16/x18=1
x32/x36=0
x16/x18=1
x32/x36=0
x16/x18=1
x32/x36=0
x8/x9=3
x8/x9=3
x8/x9=3
x8/x9=3
x8/x9=3
x8/x9=3
DLL2
x4=7
x4=6
x4=7
x4=7
x4=6
x4=7
DLL3

Related parts for EP3SL150F1152C3N