EP3SL150F1152C3N Altera, EP3SL150F1152C3N Datasheet - Page 2

IC STRATX III FPGA 150K 1152FBGA

EP3SL150F1152C3N

Manufacturer Part Number
EP3SL150F1152C3N
Description
IC STRATX III FPGA 150K 1152FBGA
Manufacturer
Altera
Series
Stratix® IIIr

Specifications of EP3SL150F1152C3N

Number Of Logic Elements/cells
142500
Number Of Labs/clbs
5700
Total Ram Bits
6390
Number Of I /o
744
Voltage - Supply
0.86 V ~ 1.15 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-FBGA
For Use With
544-2568 - KIT DEVELOPMENT STRATIX III
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2408
EP3SL150F1152C3NES

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3SL150F1152C3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP3SL150F1152C3N
Manufacturer:
XILINX
0
Part Number:
EP3SL150F1152C3N
Manufacturer:
ALTERA
0
Part Number:
EP3SL150F1152C3NES
Manufacturer:
ALTERA
0
1–2
Table 1–1. Absolute Maximum Ratings for Stratix III Devices
Stratix III Device Handbook, Volume 2
V
V
V
T
I
T
Note to
(1) Supply voltage specifications apply to voltage readings taken at the device pins, not the power supply.
OUT
J
STG
CC_CLKIN
CCBAT
I
Symbol
Table
1–1:
1
Sinusoidal Maximum Allowed Overshoot/Undershoot Voltage
During transitions, input signals may overshoot to the voltage listed in
undershoot to –2.0 V for input currents less than 100 mA and periods shorter than
20 ns.
Table 1–2
overshoot voltage as a percentage over the lifetime of the device. The maximum
allowed overshoot duration is specified as percentage of high-time over the lifetime of
the device.
A DC signal is equivalent to 100% duty cycle. For example, a signal that overshoots to
4.2 V can only be at 4.2 V for 15.8% over the lifetime of the device; for a device lifetime
of 10 years, this is equivalent to 15.8% of ten years which is 18.96 months.
shows how to determine the overshoot duration.
Figure 1–1. Overshoot Duration
In the example shown in
present at the Stratix III pin, up to 4.1 V. From
V, the percentage of high time for overshoot > 3.15 V can be as high as 46% over an
11.4-year period. The percentage of high time is calculated as (delta T/T) * 100. This
11.4-year period assumes the device is always turned on with 100% I/O toggle rate
and 50% duty cycle signal. For lower I/O toggle rates and situations where the device
is in an idle state, lifetimes are increased.
Differential clock input power supply (top and bottom I/O
banks only)
Battery back-up power supply for design security volatile
key register
DC Input voltage
Operating junction temperature
DC output current, per pin
Storage temperature (No bias)
lists the maximum allowed input overshoot voltage and the duration of the
Parameter
4.1 V
3.15 V
3.0 V
Figure
Chapter 1: Stratix III Device Datasheet: DC and Switching Characteristics
1–1, the overshoot voltage is shown in red and is
(Note 1)
ΔT
(Part 2 of 2)
T
Table
1–2, for an overshoot of up to 4.1
Minimum
-0.5
-0.5
-0.5
-55
-25
-65
© July 2010 Altera Corporation
Maximum
Electrical Characteristics
3.75
3.75
125
150
4.0
40
Table 1–2
Figure 1–1
Unit
mA
°C
°C
V
V
V
and

Related parts for EP3SL150F1152C3N