EP3SL150F780C4N Altera, EP3SL150F780C4N Datasheet - Page 431

IC STRATIX III FPGA 150K 780FBGA

EP3SL150F780C4N

Manufacturer Part Number
EP3SL150F780C4N
Description
IC STRATIX III FPGA 150K 780FBGA
Manufacturer
Altera
Series
Stratix® IIIr

Specifications of EP3SL150F780C4N

Number Of Logic Elements/cells
142500
Number Of Labs/clbs
5700
Total Ram Bits
6390
Number Of I /o
488
Voltage - Supply
0.86 V ~ 1.15 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Family Name
Stratix III
Number Of Logic Blocks/elements
142500
# I/os (max)
488
Frequency (max)
450MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.1V
Logic Cells
142500
Ram Bits
6543360
Operating Supply Voltage (min)
1.05V
Operating Supply Voltage (max)
1.15V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
780
Package Type
FC-FBGA
For Use With
544-2568 - KIT DEVELOPMENT STRATIX III
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-2403
EP3SL150F780C4NES

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3SL150F780C4N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP3SL150F780C4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3SL150F780C4N
Manufacturer:
ALTERA
0
Part Number:
EP3SL150F780C4NES
Manufacturer:
ALTERA
0
© March 2010 Altera Corporation
SIII51015-1.7
f
f
f
1
1
1
This chapter describes how to use the error detection cyclical redundancy check
(CRC) feature when a Stratix
errors. The purpose of the error detection CRC feature is to detect a flip in any of the
configuration CRAM bits in Stratix III devices due to a soft error. By using the error
detection circuitry, you can continuously verify the integrity of the configuration
CRAM bits.
In critical applications such as avionics, telecommunications, system control, and
military applications, it is important to be able to do the following:
The error detection feature has been enhanced in the Stratix III device family. In
addition, the error detection and recovery time for single event upset (SEU) in
Stratix III devices is reduced compared to Stratix II devices.
For Stratix III devices, use of the error detection CRC feature is provided in the
Quartus
Stratix III devices only support the error detection CRC feature at 1.1 V for V
feature is not supported in Stratix III devices operating at 0.9 V for V
Dedicated circuitry is built into Stratix III devices and consists of a CRC error
detection feature that can optionally check for SEUs continuously and automatically.
This section describes how to activate and use the error detection CRC feature when
your Stratix III device is in user mode and describes how to recover from
configuration errors caused by CRC errors.
Information about SEU is located on the Products page of the Altera
www.altera.com.
For more information regarding the test methodology for the enhanced error
detection in Stratix III, refer to
using CRC in Altera FPGA
For more information, refer to the
Paper.
Using CRC error detection for the Stratix III family has no impact on fitting or
performance of your device.
Confirm that the configuration data stored in a Stratix III device is correct.
Alert the system to the occurrence of a configuration error.
®
II software version 6.1 and onwards.
15. SEU Mitigation in Stratix III Devices
Devices.
®
III device is in user mode and recovers from CRC
AN 539: Test Methodology of Error Detection and Recovery
Robust SEU Mitigation with Stratix III FPGAs White
Stratix III Device Handbook, Volume 1
®
CCL
website at
.
CCL
. This

Related parts for EP3SL150F780C4N