EP2C8F256C8N Altera, EP2C8F256C8N Datasheet - Page 145

IC CYCLONE II FPGA 8K 256-FBGA

EP2C8F256C8N

Manufacturer Part Number
EP2C8F256C8N
Description
IC CYCLONE II FPGA 8K 256-FBGA
Manufacturer
Altera
Series
Cyclone® IIr
Datasheet

Specifications of EP2C8F256C8N

Number Of Logic Elements/cells
8256
Number Of Labs/clbs
516
Total Ram Bits
165888
Number Of I /o
182
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
256-FBGA
Family Name
Cyclone® II
Number Of Logic Blocks/elements
8256
# I/os (max)
182
Frequency (max)
402.58MHz
Process Technology
90nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
8256
Ram Bits
165888
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
256
Package Type
FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-1653

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2C8F256C8N
Manufacturer:
ALTBRA
Quantity:
77
Part Number:
EP2C8F256C8N
Manufacturer:
ALTERA
Quantity:
672
Part Number:
EP2C8F256C8N
Manufacturer:
ALTERA
Quantity:
3 527
Part Number:
EP2C8F256C8N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2C8F256C8N
Manufacturer:
ALTERA
Quantity:
1 000
Part Number:
EP2C8F256C8N
Manufacturer:
ALTERA-Pb free
Quantity:
9
Part Number:
EP2C8F256C8N
Manufacturer:
ALTERA
0
Part Number:
EP2C8F256C8N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Company:
Part Number:
EP2C8F256C8N
Quantity:
2 500
Part Number:
EP2C8F256C8NK
Manufacturer:
st
Quantity:
2
Altera Corporation
February 2008
SSTL_2_CLASS_I
SSTL_18_CLASS_I
High-speed clock
Duty cycle
High-speed I/O data rate
Time unit interval
Channel-to-channel skew
Table 5–46. Maximum Output Clock Toggle Rate Derating Factors (Part 4 of 4)
Table 5–47. High-Speed I/O Timing Definitions (Part 1 of 2)
I/O Standard
Parameter
OCT_50
_OHMS
OCT_50
_OHMS
Strength
f
t
HSIODR High-speed receiver and transmitter input and output data rate.
TUI
TCCS
H S C K L K
D U T Y
Symbol
Drive
High Speed I/O Timing Specifications
The timing analysis for LVDS, mini-LVDS, and RSDS is different
compared to other I/O standards because the data communication is
source-synchronous.
You should also consider board skew, cable skew, and clock jitter in your
calculation. This section provides details on the timing parameters for
high-speed I/O standards in Cyclone II devices.
Table 5–47
Figure
5–3.
Speed
Grade
High-speed receiver and transmitter input and output clock frequency.
Duty cycle on high-speed transmitter output clock.
TUI = 1/HSIODR.
The timing difference between the fastest and slowest output edges,
including t
TCCS measurement.
TCCS = TUI – SW – (2 × RSKM)
–6
67
30
Column I/O Pins
defines the parameters of the timing diagram shown in
Maximum Output Clock Toggle Rate Derating Factors (ps/pF)
Speed
Grade
–7
69
33
CO
variation and clock skew. The clock is included in the
Speed
Grade
–8
70
36
DC Characteristics and Timing Specifications
Speed
Grade
–6
25
47
Row I/O Pins
Description
Cyclone II Device Handbook, Volume 1
Speed
Grade
–7
42
49
Speed
Grade
–8
60
51
Speed
Grade
–6
25
47
Dedicated Clock
Outputs
Speed
Grade
–7
42
49
Speed
Grade
5–55
–8
60
51

Related parts for EP2C8F256C8N