EP2C5Q208C7 Altera, EP2C5Q208C7 Datasheet - Page 94

IC CYCLONE II FPGA 5K 208-PQFP

EP2C5Q208C7

Manufacturer Part Number
EP2C5Q208C7
Description
IC CYCLONE II FPGA 5K 208-PQFP
Manufacturer
Altera
Series
Cyclone® IIr
Datasheet

Specifications of EP2C5Q208C7

Number Of Logic Elements/cells
4608
Number Of Labs/clbs
288
Total Ram Bits
119808
Number Of I /o
142
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
208-MQFP, 208-PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1447

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2C5Q208C7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2C5Q208C7
Manufacturer:
ALTERA
0
Part Number:
EP2C5Q208C7N
Manufacturer:
ALTERA
Quantity:
45
Part Number:
EP2C5Q208C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2C5Q208C7N
Manufacturer:
ALTERA
0
Part Number:
EP2C5Q208C7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Operating Conditions
5–4
Cyclone II Device Handbook, Volume 1
Notes to
(1)
(2)
(3)
(4)
(5)
(6)
(7)
R
Table 5–3. DC Characteristics for User I/O, Dual-Purpose, and Dedicated Pins (Part 2 of 2)
CONF
Symbol
All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V
powered.
The minimum DC input is –0.5 V. During transitions, the inputs may undershoot to –2.0 V or overshoot to the
voltages shown in
dependent upon duty cycle of the signal. The DC case is equivalent to 100% duty cycle.
This value is specified for normal device operation. The value may vary during power-up. This applies for all V
settings (3.3, 2.5, 1.8, and 1.5 V).
Maximum values depend on the actual T
Estimator (www.altera.com) or the Quartus II PowerPlay Power Analyzer feature for maximum values. Refer to
“Power Consumption” on page 5–13
R
not 0 V. Pin pull-up resistance values will be lower if an external source drives the pin higher than V
Minimum condition at –40°C and high V
125°C and low V
These values apply to all V
CONF
(5) (6)
Table
values are based on characterization. R
5–3:
Value of I/O pin
pull-up resistor
before and during
configuration
Recommended
value of I/O pin
external pull-down
resistor before and
during configuration
Parameter
CC
Table
for R
5–4, based on input duty cycle for input currents less than 100 mA. The overshoot is
CONF
Table 5–4
dependency on the duty cycle of the input signal. Refer to
more information.
CCIO
Table 5–4. V
values.
settings.
V
V
V
V
V
IN
IN
IN
IN
IN
for more information.
shows the maximum V
= 0 V; V
= 0 V; V
= 0 V; V
= 0 V; V
= 0 V; V
Maximum V
CC
J
IN
and design utilization. See the Excel-based PowerPlay Early Power
, typical condition at 25°C and nominal V
Overshoot Voltage for All Input Buffers
Conditions
CONF
4.0
4.1
4.2
4.3
4.4
4.5
CCIO
CCIO
CCIO
CCIO
CCIO
(7)
= V
= 3.3 V
= 2.5 V
= 1.8 V
= 1.5 V
= 1.2 V
IN
CCIO
(V)
/I
RCONF
IN
. R
CONF
overshoot voltage and the
Minimum Typical Maximum Unit
values may be different if V
10
15
30
40
50
Input Signal Duty Cycle
CC
and maximum condition at
100% (DC)
25
35
50
75
90
1
CCINT
90%
50%
30%
17%
10%
Altera Corporation
and V
Table 5–3
February 2008
100
150
170
50
70
CCIO
2
CCIO
IN
.
are
value is
for
CCIO

Related parts for EP2C5Q208C7