IDTCV115-2PV IDT, Integrated Device Technology Inc, IDTCV115-2PV Datasheet - Page 3

no-image

IDTCV115-2PV

Manufacturer Part Number
IDTCV115-2PV
Description
IC FLEXPC CLK PROGR P4 56-TSSOP
Manufacturer
IDT, Integrated Device Technology Inc
Series
FlexPC™r
Type
PC Clockr
Datasheet

Specifications of IDTCV115-2PV

Input
Crystal
Output
Clock
Frequency - Max
400MHz
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
56-TSSOP
Frequency-max
400MHz
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
CV115-2PV

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDTCV115-2PV
Manufacturer:
IDT
Quantity:
6 227
Part Number:
IDTCV115-2PV8
Manufacturer:
IDT
Quantity:
20 000
PIN DESCRIPTION
IDTCV115-2
PROGRAMMABLE FLEXPC™ CLOCK FOR P4 PROCESSOR
Pin Number
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
1
2
3
4
5
6
7
8
9
CPUC2_ITP/ SRCC7
V
CPUT2_ITP/ SRCT7
TT
PCIF0/ITP_EN
SRCC4_SATA
SRCT4_SATA
_P
FS_B/USB48
PCI4/Turbo1
V
DOT_96C
V
V
V
DOT_96T
V
V
V
V
V
WRGD
SRCC1
SRCC2
SRCC3
SRCC5
SRCC6
CPUC1
CPUC0
CPUT1
CPUT0
V
SRCT1
SRCT2
SRCT3
SRCT5
SRCT6
DD
V
DD
DD
DD
Reset#
PCIF1
PCIF2
SS
DD
DD
Turbo2
Name
SS
SS
PCI2
PCI3
IREF
SDA
DD
SS
V
V
V
_SRC
_SRC
_SRC
_SRC
_CPU
_PCI
_PCI
_PCI
_PCI
SS
SS
SS
_48
_48
/P
WRDWN
#
Type
PWR
GND
GND
PWR
PWR
GND
PWR
GND
GND
PWR
GND
PWR
GND
PWR
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
OUT
I/O
I/O
I/O
I/0
IN
3.3V
GND
PCI clock
PCI clock
PCI clock output or Turbo input. Byte 30, bit 3 mode selection. Byte 30, bit 3 = 1, PCI clock. 0 = Turbo
mode. In Turbo mode, 1 = load TCN and TPN into CPU and SRC PLL.
GND
3.3V
PCI clock, free running. CPU_2 select (sampled at V
PCI clock,
PCI clock,
3.3V
CPU Frequency selection. 48MHz afterward.
GND
96MHz 0.7V current mode differential clock output
96MHz 0.7V current mode differential clock output
3.3V LVTTL input is a level-sensitive strobe used to latch the FS_A, FS_B, FS_C/TEST_SEL and
PCIF_0/ITP_EN inputs. After V
asserting power down (active LOW). Internal pull HIGH.
Differential Serial reference clock
Differential Serial reference clock
3.3V
GND
Differential Serial reference clock
Differential Serial reference clock
Differential Serial reference clock
Differential Serial reference clock
GND
SATA clock
3.3V
GND
Differential Serial reference clock
Differential Serial reference clock
Differential Serial reference clock
Differential Serial reference clock
3.3V
Selectable CPU or SRC differential clock output. ITP_EN=0 @ V
Selectable CPU or SRC differential clock output. ITP_EN=0 @ V
Load TCN2 into CPU PLL. Disabled at power on (see Byte 26).
Reference current for differential output buffer
GND
Host 0.7V current mode differential clock output
Host 0.7V current mode differential clock output
3.3V
Host 0.7V current mode differential clock output
Host 0.7V current mode differential clock output
SMBus data
SATA clock
Reset output
3
TT
_P
WRGD
assertion, active HIGH, becomes a real-time input for
Description
COMMERCIAL TEMPERATURE RANGE
TT
_P
WRGD
assertion), HIGH = CPU_2.
TT
TT
_P
_P
WRGD
WRGD
assertion = SRC_7
assertion = SRC_7

Related parts for IDTCV115-2PV