AD9833BRM Analog Devices Inc, AD9833BRM Datasheet - Page 21

10 Bit, 10 Pin DDS

AD9833BRM

Manufacturer Part Number
AD9833BRM
Description
10 Bit, 10 Pin DDS
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9833BRM

Rohs Status
RoHS non-compliant
Resolution (bits)
10 b
Master Fclk
25MHz
Tuning Word Width (bits)
28 b
Voltage - Supply
2.3 V ~ 5.5 V
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
10-MSOP, Micro10™, 10-uMAX, 10-uSOP
Resolution
10 Bit
Maximum Input Frequency
25 MHz
Tuning Word Width
28 Bit
Minimum Operating Supply Voltage
2.3 V
Typical Operating Supply Voltage
2.5|3.3|5 V
Maximum Operating Supply Voltage
5.5 V
Minimum Operating Temperature
-40 °C
Maximum Operating Temperature
105 °C
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With
EVAL-AD9833EBZ - BOARD EVAL FOR AD9833
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9833BRM
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9833BRMZ
Manufacturer:
MICRON
Quantity:
2 154
Part Number:
AD9833BRMZ
Manufacturer:
ADI
Quantity:
5 000
Part Number:
AD9833BRMZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9833BRMZ-REEL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9833BRMZ-REEL7
Manufacturer:
AD
Quantity:
14 592
Part Number:
AD9833BRMZ-REEL7
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD9833 TO 80C51/80L51 INTERFACE
Figure 31 shows the serial interface between the AD9833 and
the 80C51/80L51 microcontroller. The microcontroller is operated
in Mode 0 so that TxD of the 80C51/80L51 drives SCLK of the
AD9833, while RxD drives the serial data line SDATA. The
FSYNC signal is again derived from a bit programmable pin on
the port (P3.3 being used in Figure 31). When data is to be
transmitted to the AD9833, P3.3 is taken low. The 80C51/80L51
transmits data in 8-bit bytes, thus only eight falling SCLK edges
occur in each cycle. To load the remaining 8 bits to the AD9833,
P3.3 is held low after the first 8 bits have been transmitted, and
a second write operation is initiated to transmit the second byte
of data. P3.3 is taken high following the completion of the second
write operation. SCLK should idle high between the two write
operations. The 80C51/80L51 outputs the serial data in a format
that is LSB first. The AD9833 accepts MSB first (the 4 MSBs
being the control information, the next 4 bits being the address,
while the 8 LSBs contain the data when writing to a destination
register). Therefore, the transmit routine of the 80C51/80L51
must take this into account and rearrange the bits so that the
MSB is output first.
*ADDITIONAL PINS OMITTED FOR CLARITY.
80C51/80L51*
Figure 31. 80C51/80L51 to AD9833 Interface
P3.3
RxD
TxD
FSYNC
SDATA
SCLK
AD9833*
Rev. C | Page 21 of 24
AD9833 TO DSP56002 INTERFACE
Figure 32 shows the interface between the AD9833 and the
DSP56002. The DSP56002 is configured for normal mode
asynchronous operation with a gated internal clock (SYN = 0,
GCK = 1, SCKD = 1). The frame sync pin is generated internally
(SC2 = 1), the transfers are 16 bits wide (WL1 = 1, WL0 = 0),
and the frame sync signal frames the 16 bits (FSL = 0). The frame
sync signal is available on SC2, but it needs to be inverted before
being applied to the AD9833. The interface to the DSP56000/
DSP56001 is similar to that of the DSP56002.
*ADDITIONAL PINS OMITTED FOR CLARITY.
DSP56002*
Figure 32. DSP56002 to AD9833 Interface
SCK
STD
SC2
FSYNC
SDATA
SCLK
AD9833*
AD9833

Related parts for AD9833BRM