MPC564CVR40 Freescale Semiconductor, MPC564CVR40 Datasheet - Page 926

IC MPU 32BIT W/CODE COMP 388PBGA

MPC564CVR40

Manufacturer Part Number
MPC564CVR40
Description
IC MPU 32BIT W/CODE COMP 388PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564CVR40

Core Processor
PowerPC
Core Size
32-Bit
Speed
40MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
CAN, JTAG, QSPI, SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
2
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564CVR40
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Development Support
comparator when working in half-word mode and to the correct bytes of the data comparator when
working in byte mode.
Since bytes and half-words can be accessed using a larger data width instruction, it is impossible to predict
the exact value of the L-address lines when the requested byte/half-word is accessed, (e.g., if the matched
byte is byte two of the word and it is accessed using a load word instruction), the L-address value will be
of the word (byte zero). Therefore, the CPU masks the two least-significant bits of the L-address
comparators whenever a word access is performed and the least-significant bit whenever a half-word
access is performed.
Address range is supported only when aligned according to the access size. (See
“Examples”).
23.2.1.3
23-12
A fully supported scenario:
— Looking for:
— Programming options:
— Result:
A fully supported scenario:
— Looking for:
— Programming option:
— Result:
Data size: Byte
Address: 0x00000003
Data value: greater than 0x07 and less than 0x0c
One L-address comparator = 0x00000003 and program for equal
One L-data comparator = 0x00000007 and program for greater than
One L-data comparator = 0x0000000c and program for less than
Both byte masks = 0xe
Both L-data comparators program to byte mode
The event will be correctly detected regardless of the load/store instruction the compiler
chooses for this access
Data size: half-word
Address: greater than 0x00000000 and less than 0x0000000c
Data value: greater than 0x4e204e20 and less than 0x9c409c40
One L-address comparator = 0x00000000 and program for greater than
One L-address comparator = 0x0000000c and program for less than
One L-data comparator = 0x4e204e20 and program for greater than
One L-data comparator = 0x9c409c40 and program for less than
Both byte masks = 0x0
Both L-data comparators program to half-word mode
The event will be correctly detected as long as the compiler does not use a load/store instruction
with data size of byte.
Examples
MPC561/MPC563 Reference Manual, Rev. 1.2
Section 23.2.1.3,
Freescale Semiconductor

Related parts for MPC564CVR40