ST10F271Z1T3 STMicroelectronics, ST10F271Z1T3 Datasheet - Page 77

MCU 16BIT 128KBIT FLASH 144-TQFP

ST10F271Z1T3

Manufacturer Part Number
ST10F271Z1T3
Description
MCU 16BIT 128KBIT FLASH 144-TQFP
Manufacturer
STMicroelectronics
Series
ST10r
Datasheet

Specifications of ST10F271Z1T3

Core Processor
ST10
Core Size
16-Bit
Speed
40MHz
Connectivity
CAN, I²C, SSC, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
111
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
12K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 24x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
144-TQFP, 144-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST10F271Z1T3
Manufacturer:
STMicroelectronics
Quantity:
10 000
ST10F271Z1
20
20.1
20.2
System reset
System reset initializes the MCU in a predefined state. There are six ways to activate a reset
state. The system start-up configuration is different for each case as shown in
Table 48.
1)
2)
3)
Input filter
On RSTIN input pin an on-chip RC filter is implemented. It is sized to filter all the spikes
shorter than 50 ns. On the other side, a valid pulse shall be longer than 500 ns to grant that
ST10 recognizes a reset command. In between 50 ns and 500 ns a pulse can either be
filtered or recognized as valid, depending on the operating conditions and process
variations.
For this reason all minimum durations mentioned in this Chapter for the different kind of
reset events shall be carefully evaluated taking into account of the above requirements.
In particular, for Short Hardware Reset, where only 4 TCL is specified as minimum input
reset pulse duration, the operating frequency is a key factor. Examples:
Asynchronous reset
An asynchronous reset is triggered when RSTIN pin is pulled low while RPD pin is at low
level. Then the ST10F271Z1 is immediately (after the input filter delay) forced in reset
default state. It pulls low RSTOUT pin, it cancels pending internal hold states if any, it aborts
Power-on reset
Asynchronous hardware reset
Synchronous long hardware
reset
Synchronous short hardware
reset
Watchdog timer reset
Software reset
RSTIN pulse should be longer than 500ns (Filter) and than settling time for configuration of Port0.
See next
The RPD status has no influence unless Bidirectional Reset is activated (bit BDRSTEN in SYSCON): RPD
low inhibits the Bidirectional reset on SW and WDT reset events, that is RSTIN is not activated (refer to
Sections 20.4,
For a CPU clock of 64 MHz, 4 TCL is 31.25 ns, so it would be filtered. In this case the
minimum becomes the one imposed by the filter (that is 500 ns).
For a CPU clock of 4 MHz, 4 TCL is 500 ns. In this case the minimum from the formula
is coherent with the limit imposed by the filter.
Reset source
Section 20.1
Reset event definition
20.5
and 20.6).
for more details on minimum reset pulse duration.
SHWR
WDTR
PONR
LHWR
SWR
Flag
status
RPD
High
High
Low
Low
3)
3)
Power-on
t
t
500 ns)
t
t
500 ns)
WDT overflow
SRST instruction execution
RSTIN
RSTIN
RSTIN
RSTIN
>
> max(4 TCL, 500 ns)
> (1032 + 12) TCL + max(4 TCL,
≤ (1032 + 12) TCL + max(4 TCL,
1)
Conditions
System reset
Table
48.
77/185

Related parts for ST10F271Z1T3