R5F61665N50FPV Renesas Electronics America, R5F61665N50FPV Datasheet - Page 946

MCU FLASH 512K ROM 144-LQFP

R5F61665N50FPV

Manufacturer Part Number
R5F61665N50FPV
Description
MCU FLASH 512K ROM 144-LQFP
Manufacturer
Renesas Electronics America
Series
H8® H8SX/1600r
Datasheet

Specifications of R5F61665N50FPV

Core Processor
H8SX
Core Size
16/32-Bit
Speed
50MHz
Connectivity
EBI/EMI, I²C, IrDA, SCI, SmartCard, USB
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
92
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
144-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5F61665N50FPV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 19 Serial Communication Interface (SCI, IrDA, CRC)
19.4.4
Before transmitting and receiving data, first clear the TE and RE bits in SCR to 0, then initialize
the SCI as described in a sample flowchart in figure 19.8 When the operating mode, transfer
format, etc., is changed, the TE and RE bits must be cleared to 0 before making the change. When
the TE bit is cleared to 0, the TDRE flag is set to 1. Note that clearing the RE bit to 0 does not
initialize the RDRF, PER, FER, and ORER flags, or RDR. When the external clock is used in
asynchronous mode, the clock must be supplied even during initialization.
Rev. 2.00 Oct. 21, 2009 Page 912 of 1454
REJ09B0498-0200
SCI Initialization (Asynchronous Mode)
Clear TE and RE bits in SCR to 0
SCR to 1, and set RIE, TIE, TEIE,
Set CKE1 and CKE0 bits in SCR
Set corresponding bit in ICR to 1
Set data transfer format in
<Initialization completion>
(TE and RE bits are 0)
1-bit interval elapsed
Set TE or RE bit in
Set value in BRR
Start initialization
SMR and SCMR
and MPIE bits
Figure 19.8 Sample SCI Initialization Flowchart
Yes
Wait
No
[1]
[2]
[3]
[4]
[5]
[1]
[2]
[3]
[4]
[5]
Set the bit in ICR for the corresponding
pin when receiving data or using an
external clock.
Set the clock selection in SCR.
Be sure to clear bits RIE, TIE, TEIE, and
MPIE, and bits TE and RE, to 0.
When the clock output is selected in
asynchronous mode, the clock is output
immediately after SCR settings are
made.
Set the data transfer format in SMR and
SCMR.
Write a value corresponding to the bit
rate to BRR. This step is not necessary
if an external clock is used.
Wait at least one bit interval, then set the
TE bit or RE bit in SCR to 1. Also set
the RIE, TIE, TEIE, and MPIE bits.
Setting the TE and RE bits enables the
TxD and RxD pins to be used.

Related parts for R5F61665N50FPV