R5F61665N50FPV Renesas Electronics America, R5F61665N50FPV Datasheet - Page 465

MCU FLASH 512K ROM 144-LQFP

R5F61665N50FPV

Manufacturer Part Number
R5F61665N50FPV
Description
MCU FLASH 512K ROM 144-LQFP
Manufacturer
Renesas Electronics America
Series
H8® H8SX/1600r
Datasheet

Specifications of R5F61665N50FPV

Core Processor
H8SX
Core Size
16/32-Bit
Speed
50MHz
Connectivity
EBI/EMI, I²C, IrDA, SCI, SmartCard, USB
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
92
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
144-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5F61665N50FPV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Figure 10.30 shows an example of block transfer mode activated by the DREQ signal falling edge.
The DREQ signal is sampled every cycle from the next rising edge of the Bφ signal immediately
after the DTE bit write cycle.
When a low level of the DREQ signal is detected while a transfer request by the DREQ signal is
enabled, a transfer request is held in the DMAC. When the DMAC is activated, the transfer
request is cleared and starts detecting a high level of the DREQ signal for falling edge detection. If
a high level of the DREQ signal has been detected until completion of the DMA write cycle,
receiving the next transfer request resumes and then a low level of the DREQ signal is detected.
This operation is repeated until the transfer is completed.
DREQ
Address bus
DMA
operation
Channel
[1]
[2][5] The DMAC is activated and the transfer request is cleared.
[3][6] A DMA cycle is started and sampling the DREQ signal at the rising edge of the Bφ signal is started to detect a high level of the
[4][7] When a high level of the DREQ signal has been detected, transfer request enable is resumed after completion of the write cycle.
After DMA transfer request is enabled, a low level of the DREQ signal is detected at the rising edge of the Bφ signal and a transfer
request is held.
DREQ signal.
(A low level of the DREQ signal is detected at the rising edge of the Bφ signal and a transfer request is held. This is the same as [1].)
Figure 10.30 Example of Transfer in Block Transfer Mode Activated
Wait
[1]
Request
Bus released
Min. of 3 cycles
[2]
Read
[3]
Transfer source Transfer destination
Duration of transfer
request disabled
DMA read
cycle
1-block transfer
Write
by DREQ Falling Edge
Transfer request enable resumed
DMA write
cycle
Wait
[4]
Request
Min. of 3 cycles
Bus released
[5]
Rev. 2.00 Oct. 21, 2009 Page 431 of 1454
Read
Duration of transfer
[6]
request disabled
Section 10 DMA Controller (DMAC)
Transfer source
DMA read
cycle
1-block transfer
Write
Transfer request enable resumed
Transfer destination
DMA write
cycle
Wait
REJ09B0498-0200
[7]
Bus released

Related parts for R5F61665N50FPV