R5F61665N50FPV Renesas Electronics America, R5F61665N50FPV Datasheet - Page 224

MCU FLASH 512K ROM 144-LQFP

R5F61665N50FPV

Manufacturer Part Number
R5F61665N50FPV
Description
MCU FLASH 512K ROM 144-LQFP
Manufacturer
Renesas Electronics America
Series
H8® H8SX/1600r
Datasheet

Specifications of R5F61665N50FPV

Core Processor
H8SX
Core Size
16/32-Bit
Speed
50MHz
Connectivity
EBI/EMI, I²C, IrDA, SCI, SmartCard, USB
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
92
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
144-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5F61665N50FPV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 9 Bus Controller (BSC)
9.2.4
RDNCR selects the negation timing of the read strobe signal (RD) when reading the external
address spaces specified as a basic bus interface or the address/data multiplexed I/O interface.
Notes: 1. In an external address space which is specified as byte control SRAM interface, the
Rev. 2.00 Oct. 21, 2009 Page 190 of 1454
REJ09B0498-0200
Bit
15
14
13
12
11
10
9
8
7 to 0
Bit
Bit Name
Initial Value
R/W
Bit
Bit Name
Initial Value
R/W
2. In an external address space which is specified as the burst ROM interface, the
Bit Name
RDN7
RDN6
RDN5
RDN4
RDN3
RDN2
RDN1
RDN0
Read Strobe Timing Control Register (RDNCR)
RDNCR setting is ignored and the same operation when RDNn = 1 is performed.
RDNCR setting is ignored and the same operation when RDNn = 0 is performed during
read accesses by the CPU and EXDMAC cluster transfer.
RDN7
R/W
15
R
0
7
0
Initial
Value
0
0
0
0
0
0
0
0
All 0
RDN6
R/W
14
R
0
6
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R
RDN5
R/W
13
R
0
5
0
Description
Read Strobe Timing Control
RDN7 to RDN0 set the negation timing of the read
strobe in a corresponding area read access.
As shown in figure 9.2, the read strobe for an area for
which the RDNn bit is set to 1 is negated one half-
cycle earlier than that for an area for which the RDNn
bit is cleared to 0. The read data setup and hold time
are also given one half-cycle earlier.
0: In an area n read access, the RD signal is negated
1: In an area n read access, the RD signal is negated
(n = 7 to 0)
Reserved
These are read-only bits and cannot be modified.
RDN4
at the end of the read cycle
one half-cycle before the end of the read cycle
R/W
12
R
0
4
0
RDN3
R/W
11
R
0
3
0
RDN2
R/W
10
R
0
2
0
RDN1
R/W
R
9
0
1
0
RDN0
R/W
R
8
0
0
0

Related parts for R5F61665N50FPV