R4F24568NVFQV Renesas Electronics America, R4F24568NVFQV Datasheet - Page 982

MCU 128KKB FLASH 48K 144-LQFP

R4F24568NVFQV

Manufacturer Part Number
R4F24568NVFQV
Description
MCU 128KKB FLASH 48K 144-LQFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2400r
Datasheets

Specifications of R4F24568NVFQV

Core Processor
H8S/2600
Core Size
16/32-Bit
Speed
32MHz
Connectivity
EBI/EMI, I²C, IrDA, SCI, SSU, UART/USART, USB
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
96
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 16x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
144-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R4F24568NVFQV
Manufacturer:
REA
Quantity:
15
Part Number:
R4F24568NVFQV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 16 USB Function Module (USB)
• Transceiver test register 0 (TRNTREG0)
• Transceiver test register 1 (TRNTREG1)
16.3.1
IFR0, together with interrupt flag registers 1 and 2 (IFR1 and IFR2), indicates interrupt status
information required by the application. When an interrupt source is generated, the corresponding
bit is set to 1. And then this bit, in combination with interrupt enable register 0 (IER0), generates
an interrupt request to the CPU. To clear, write 0 to the bit to be cleared and 1 to the other bits.
However, since SURSS and VBUSMN are status bits, these bits cannot be cleared.
Page 952 of 1392
Bit
7
6
5
4
3
Bit Name
BRST
CFDN
SURSS
SURSF
SETC
Interrupt Flag Register 0 (IFR0)
Initial
Value
0
0
0
0
0
R/W
R/W
R/W
R
R/W
R/W
Description
Bus Reset
This bit is set to 1 when a bus reset signal is detected on
the USB bus.
End Point Information Load End
This bit is set to 1 when writing data in the endpoint
information register to the EPIR register ends (load end).
This module starts the USB operation after the endpoint
information is completely set.
Suspend/Resume Status
This is a status bit that describes bus state.
0: Normal state
1: Suspended state
This is a status bit and cannot be cleared. It generates
no interrupt request.
Suspend/Resume Detection
This bit is set to 1 when the state changed from normal
to suspended state or vice versa. The corresponding
interrupt output is RESUME, USBINTN2, and
USBINTN3.
Set_Configuration Command Detection
When the Set_Configuration command is detected, this
bit is set to 1.
H8S/2456, H8S/2456R, H8S/2454 Group
REJ09B0467-0350 Rev. 3.50
Jul 07, 2010

Related parts for R4F24568NVFQV