DSPIC30F2012-30I/SP Microchip Technology, DSPIC30F2012-30I/SP Datasheet - Page 134
DSPIC30F2012-30I/SP
Manufacturer Part Number
DSPIC30F2012-30I/SP
Description
IC DSPIC MCU/DSP 12K 28DIP
Manufacturer
Microchip Technology
Series
dsPIC™ 30Fr
Datasheets
1.DSPIC30F2011-20ISO.pdf
(66 pages)
2.DSPIC30F2011-20ISO.pdf
(210 pages)
3.DSPIC30F2011-20ISO.pdf
(14 pages)
4.DSPIC30F2011-20ISO.pdf
(6 pages)
5.DSPIC30F2011-20ISO.pdf
(18 pages)
6.DSPIC30F2012-30ISO.pdf
(205 pages)
7.DSPIC30F2011-20IP.pdf
(206 pages)
Specifications of DSPIC30F2012-30I/SP
Program Memory Type
FLASH
Program Memory Size
12KB (4K x 24)
Package / Case
28-DIP (0.300", 7.62mm)
Core Processor
dsPIC
Core Size
16-Bit
Speed
30 MIPs
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
20
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 5.5 V
Data Converters
A/D 10x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Product
DSCs
Data Bus Width
16 bit
Processor Series
DSPIC30F
Core
dsPIC
Maximum Clock Frequency
30 MHz
Number Of Programmable I/os
12
Data Ram Size
1 KB
Maximum Operating Temperature
+ 85 C
Mounting Style
Through Hole
3rd Party Development Tools
52713-733, 52714-737, 53276-922, EWDSPIC
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE4000, DM240002, DM300027, DM330011, DM300018, DM183021
Minimum Operating Temperature
- 40 C
Core Frequency
30MHz
Embedded Interface Type
I2C, SPI, UART
No. Of I/o's
20
Flash Memory Size
12KB
Supply Voltage Range
2.5V To 5.5V
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
DV164005 - KIT ICD2 SIMPLE SUIT W/USB CABLE
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
DSPIC30F201230ISP
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DSPIC30F2012-30I/SP
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
TABLE 17-7:
TABLE 17-8:
RCON
OSCCON
OSCTUN
PMD1
PMD2
Legend:
Note
FOSC
FWDT
FBORPOR
FGS
FICD
Legend:
Note
SFR Name Addr.
File Name
1:
2:
3:
1:
2:
3:
— = unimplemented bit, read as ‘0’
Reset state depends on type of Reset.
Reset state depends on Configuration bits.
Only available on dsPIC30F3013.
— = unimplemented bit, read as ‘0’
These bits are always read as ‘1’.
The FGS<2> bit is a read-only copy of the GCP bit (FGS<1>).
Refer to “dsPIC30F Family Reference Manual” (DS70046) for descriptions of register bit fields.
0740
0742
0744
0770
0772
F80000
F80002
F80004
F8000A
F8000C
Addr.
TRAPR
SYSTEM INTEGRATION REGISTER MAP
DEVICE CONFIGURATION REGISTER MAP
Bit 15
—
—
—
—
Bits 23-16
—
—
—
—
—
IOPUWR
Bit 14
—
—
—
COSC<2:0>
FWDTEN
MCLREN
Bit 15
FCKSM<1:0>
Bit 13
BGST LVDEN
T3MD
—
—
—
—
Bit 12
T2MD
Bit 14
—
—
—
—
—
—
Bit 11
T1MD
Bit 13
—
—
—
—
—
—
—
—
Bit 10
Bit 12
—
—
—
LVDL<3:0>
—
—
—
—
—
NOSC<2:0>
IC2MD IC1MD
Bit 9
Bit 11
—
—
—
—
—
—
—
Bit 8
Reserved
—
—
Bit 10
—
—
—
I2CMD U2MD
EXTR
Bit 7
—
—
(1)
POST<1:0>
Reserved
FOS<2:0>
SWR
Bit 6
Bit 9
—
—
—
—
—
(3)
(1)
SWDTEN
U1MD
LOCK
Bit 5
Reserved
—
—
Bit 8
—
—
—
WDTO
(1)
Bit 4
—
—
—
—
BOREN
BKBUG
Bit 7
—
—
—
SPI1MD
SLEEP
TUN3
Bit 3
CF
—
Bit 6
COE
—
—
—
—
TUN2
Bit 2
IDLE
—
—
—
Bit 5
FWPSA<1:0>
BORV<1:0>
—
—
—
LPOSCEN
OC2MD
TUN1
Bit 1
BOR
—
Bit 4
—
—
OSWEN
ADCMD
Bit 3
OC1MD
TUN0
—
—
—
Bit 0
POR
Reserved
FPR<4:0>
Bit 2
0000 0000 0000 0000
0000 0000 0000 0000
FWPSB<3:0>
—
—
(2)
Reset State
(Note 1)
(Note 2)
(Note 2)
Bit 1
GCP
FPWRT<1:0>
ICS<1:0>
GWRP
Bit 0