EPF10K50RI240-4 Altera, EPF10K50RI240-4 Datasheet - Page 63

IC FLEX 10K FPGA 50K 240-RQFP

EPF10K50RI240-4

Manufacturer Part Number
EPF10K50RI240-4
Description
IC FLEX 10K FPGA 50K 240-RQFP
Manufacturer
Altera
Series
FLEX-10K®r
Datasheet

Specifications of EPF10K50RI240-4

Number Of Logic Elements/cells
2880
Number Of Labs/clbs
360
Total Ram Bits
20480
Number Of I /o
189
Number Of Gates
116000
Voltage - Supply
4.5 V ~ 5.5 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
240-RQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-2240

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF10K50RI240-4
Manufacturer:
ALTERA
Quantity:
12 388
Part Number:
EPF10K50RI240-4
Manufacturer:
ALTERA30
Quantity:
50
Part Number:
EPF10K50RI240-4
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPF10K50RI240-4
Manufacturer:
S
Quantity:
200
Part Number:
EPF10K50RI240-4
Manufacturer:
ALTERA
Quantity:
45
Part Number:
EPF10K50RI240-4
Manufacturer:
XILINX
0
Part Number:
EPF10K50RI240-4
Manufacturer:
ALTERA
0
Part Number:
EPF10K50RI240-4
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPF10K50RI240-4N
Manufacturer:
BCD
Quantity:
91 500
Part Number:
EPF10K50RI240-4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Altera Corporation
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
DIN2IOE
DCLK2LE
DIN2DATA
DCLK2IOE
DIN2LE
SAMELAB
SAMEROW
SAMECOLUMN
DIFFROW
TWOROWS
LEPERIPH
LABCARRY
LABCASC
INSUBIDIR
INHBIDIR
OUTCOBIDIR
XZBIDIR
ZXBIDIR
Table 38. External Bidirectional Timing Parameters
Table 36. Interconnect Timing Microparameters
Table 37. External Timing Parameters
DRR
INSU
INH
OUTCO
Symbol
Symbol
Symbol
Setup time for bidirectional pins with global clock at adjacent LE register
Hold time for bidirectional pins with global clock at adjacent LE register
Clock-to-output delay for bidirectional pins with global clock at IOE register
Synchronous IOE output buffer disable delay
Synchronous IOE output buffer enable delay, slow slew rate = off
Delay from dedicated input pin to IOE control input
Delay from dedicated clock pin to LE or EAB clock
Delay from dedicated input or clock to LE or EAB data
Delay from dedicated clock pin to IOE clock
Delay from dedicated input pin to LE or EAB control input
Routing delay for an LE driving another LE in the same LAB
Routing delay for a row IOE, LE, or EAB driving a row IOE, LE, or EAB in the
same row
Routing delay for an LE driving an IOE in the same column
Routing delay for a column IOE, LE, or EAB driving an LE or EAB in a different
row
Routing delay for a row IOE or EAB driving an LE or EAB in a different row
Routing delay for an LE driving a control signal of an IOE via the peripheral
control bus
Routing delay for the carry-out signal of an LE driving the carry-in signal of a
different LE in a different LAB
Routing delay for the cascade-out signal of an LE driving the cascade-in
signal of a different LE in a different LAB
Register-to-register delay via four LEs, three row interconnects, and four local
interconnects
Setup time with global clock at IOE register
Hold time with global clock at IOE register
Clock-to-output delay with global clock at IOE register
FLEX 10K Embedded Programmable Logic Device Family Data Sheet
Notes
Parameter
Parameter
Parameter
(8),
(10)
Note (1)
Note (10)
(7)
(7)
(7)
(7)
(7)
(7)
(7)
(7)
(7)
(7)
(9)
Conditions
Conditions
Condition
63

Related parts for EPF10K50RI240-4