MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 948

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Development Support
The watchpoint trap enables and VSYNC functions are described in section
and Breakpoints
The debug port command function allows the development tool to either assert or negate breakpoint
requests, reset the processor, activate or deactivate the fast down-load procedure.
23.4.6.7
In trap enable mode the only response out of the development port is “sequencing error.”
Data that can come out of the development port is shown in
interrupt” status cannot occur in trap enable mode.
23-34
Start
Start
1
1
Mode
Mode
Table 23-11. Debug Port Command Shifted Into Development Port Shift Register
Serial Data Out of Development Port — Trap Enable Mode
1
1
Table 23-10. Trap Enable Data Shifted into Development Port Shift Register
Support” and section
Contro
Contro
1
l
0
l
1st
Extended
x
0
1
1
x
x
x
0
1
Opcode
- - - - - - Instruction- - - - - -
MPC561/MPC563 Reference Manual, Rev. 1.2
2nd
x
x
0
1
x
0
1
x
x
Section 23.1, “Program Flow
Watchpoint Trap Enables
Major Opcode
00100... 11110
0 = disabled; 1 = enabled
3rd
00000
00001
00010
00011
00011
00011
11111
11111
11111
11111
4th
Table
1st
- - Data- -
Negate Non Maskable breakpoint.
Assert Non Maskable breakpoint.
23-12. “Valid data from CPU” and “CPU
Negate Maskable breakpoint.
Assert Maskable breakpoint.
Start Download procedure
End Download procedure
2nd
Tracking.”
Hard Reset request
Soft Reset request
Reserved
Reserved
Function
VSYNC
NOP
Section 23.2, “Watchpoints
Transfer Data to
Trap Enable
Control Register
Freescale Semiconductor
Function

Related parts for MPC562MZP56