MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 928

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
7 699
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Development Support
When working in the masked mode, all internal breakpoints detected when MSR[RI] = 0 are lost.
Watchpoints detected in this case are not counted by the debug counters. Watchpoints detected are always
reported on the external pins, regardless of the value of MSR[RI].
Out of reset, the CPU is in masked mode. Programming the CPU to be in non-masked mode is done by
setting the BRKNOMSK bit in the LCTRL2 register. Refer to
Register
23.2.1.5
In order to facilitate the debugger utilities “continue” and “go from x”, the ignore first match option is
supported for instruction breakpoints. When an instruction breakpoint is first enabled (as a result of the
first write to the instruction support control register or as a result of the assertion of MSR[RI] when
operating in the masked mode), the first instruction will not cause an instruction breakpoint if the ignore
first match (IFM) bit in the instruction support control register (ICTRL) is set (used for “continue”).
When the IFM bit is clear, every matched instruction can cause an instruction breakpoint (used for “go
from x”). This bit is set by the software and cleared by the hardware after the first instruction breakpoint
match is ignored. Load/store breakpoints and all counter generated breakpoints (instruction and load/store)
are not affected by this mode.
23.2.1.6
Using the four compare types mentioned above (equal, not equal, greater than, less than) it is possible to
generate also two more compare types: greater than or equal and less than or equal.
This method does not work for the following boundary cases:
These boundary cases need no special support because they all mean ‘always true’ and can be programmed
using the ignore option of the load/store watchpoint programming (refer to
Breakpoints
23.2.2
There are four instruction address comparators A,B,C, and D. Each is 30 bits long, generating two output
signals: equal and less than. These signals are used to generate one of the following four events: equal, not
equal, greater than, less than.
23-14
Generating the greater than or equal compare type can be done by using the greater than compare
type and programming the comparator to the needed value minus 1.
Generating the less than or equal compare type can be done by using the less than compare type
and programming the comparator to the needed value plus 1.
Less than or equal of the largest unsigned number (1111...1)
Greater than or equal of the smallest unsigned number (0000...0)
Less than or equal of the maximum positive number when in signed mode (0111...1)
Greater than or equal of the maximum negative number when in signed mode (1000...)
2.” The BRKNOMSK bit controls all internal breakpoints (I-breakpoints and L-breakpoints).
Instruction Support
Support”).
Ignore First Match
Generating Six Compare Types
MPC561/MPC563 Reference Manual, Rev. 1.2
Section 23.6.10, “L-Bus Support Control
Section 23.2, “Watchpoints and
Freescale Semiconductor

Related parts for MPC562MZP56