MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 843

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
19.4.3
This register is accessible only when the TPU is in test mode; see
Registers.”
Freescale Semiconductor
1
T4 is one of the four basic timers (T1, T2, T3 & T4) used for microengine timing.
Bits
7:8
10
11
12
13
14
15
9
Development Support Status Register (DSSR)
Name
CCL
FRZ
BM
BP
BC
BH
BL
BT
FREEZE assertion response. The FRZ bits specify the TPU microengine response to the IMB3
FREEZE signal
00 Ignore freeze
01 Reserved
10 Freeze at end of current microcycle
11 Freeze at next time-slot boundary
Channel Conditions Latch. CCL controls the latching of channel conditions match recognition
latch (MRL) and transition detect latch (TDL) when the CHAN register is written. Refer to the TPU
Reference Manual (TPURM/AD) for further information.
0 Only the pin state condition of the new channel is latched as a result of the write CHAN register
1 Pin state, MRL, and TDL conditions of the new channel are latched as a result of a write CHAN
Breakpoint enable for microprogram counter (µPC)
0 Breakpoint not enabled
1 Break if µPC equals µPC breakpoint register
Channel breakpoint enable
0 Breakpoint not enabled
1 Break if CHAN register equals channel breakpoint register at beginning of state or when
Host service breakpoint enable
0 Breakpoint not enabled
1 Break if host service latch is asserted at beginning of state
Link service breakpoint enable
0 Breakpoint not enabled
1 Break if link service latch is asserted at beginning of state
MRL breakpoint enable
0 Breakpoint not enabled
1 Break if MRL is asserted at beginning of state
TDL breakpoint enable
0 Breakpoint not enabled
1 Break if TDL is asserted at beginning of state
microinstruction
register microinstruction
CHAN is changed through microcode
Table 19-8. DSCR Bit Descriptions (continued)
MPC561/MPC563 Reference Manual, Rev. 1.2
Description
Section 19.4.14, “Factory Test
Time Processor Unit 3
19-13

Related parts for MPC562MZP56