MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 585

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
14.4.4.3
When the application software wants to execute a single pass through a sequence of conversions defined
by a queue, a single-scan queue operating mode is selected. By programming the MQ field in QACR1 or
QACR2, the following modes can be selected:
In all single-scan queue operating modes, the software must also enable the queue to begin execution by
writing the single-scan enable bit to a one in the queue’s control register. The single-scan enable bits, SSE1
and SSE2, are provided for queue 1 and queue 2 respectively.
Until the single-scan enable bit is set, any trigger events for that queue are ignored. The single-scan enable
bit may be set to a one during the write cycle, which selects the single-scan queue operating mode. The
single-scan enable bit is set through software, but will always read as a zero. Once set, writing the
single-scan enable bit to zero has no effect. Only the QADC64E can clear the single-scan enable bit. The
completion flag, completion interrupt, or queue status are used to determine when the queue has
completed.
After the single-scan enable bit is set, a trigger event causes the QADC64E to begin execution with the
first CCW in the queue. The single-scan enable bit remains set until the queue is completed. After the
queue reaches completion, the QADC64E resets the single-scan enable bit to zero. If the single-scan
enable bit is written to a one or a zero by the software before the queue scan is complete, the queue is not
affected. However, if the software changes the queue operating mode, the new queue operating mode and
the value of the single-scan enable bit are recognized immediately. The conversion in progress is aborted
and the new queue operating mode takes effect.
In the software-initiated single-scan mode, the writing of a one to the single-scan enable bit causes the
QADC64E to internally generate a trigger event and the queue execution begins immediately. In the other
single-scan queue operating modes, once the single-scan enable bit is written, the selected trigger event
must occur before the queue can start. The single-scan enable bit allows the entire queue to be scanned
once. A trigger overrun is captured if a trigger event occurs during queue execution in an edge-sensitive
external trigger mode or a periodic/interval timer mode.
In the periodic/interval timer single-scan mode, the next expiration of the timer is the trigger event for the
queue. After the queue execution is complete, the queue status is shown as idle. The software can restart
the queue by setting the single-scan enable bit to a one. Queue execution begins with the first CCW in the
queue.
14.4.4.3.1
Software can initiate the execution of a scan sequence for queue 1 or 2 by selecting the software initiated
single-scan mode, and writing the single-scan enable bit in QACR1 or QACR2. A trigger event is
Freescale Semiconductor
Software initiated single-scan mode
External trigger single-scan mode
External gated single-scan mode
Periodic/Interval timer single-scan mode
Single-Scan Modes
Queue 2 cannot be programmed for external gated single-scan mode.
Software Initiated Single-Scan Mode
MPC561/MPC563 Reference Manual, Rev. 1.2
NOTE
QADC64E Enhanced Mode Operation
14-43

Related parts for MPC562MZP56