MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 163

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
3.7.6
The link register (LR), SPR 8, supplies the branch target address for the branch conditional to link register
(bclrx) instruction, and can be used to hold the logical address of the instruction that follows a branch and
link instruction.
Note that although the two least-significant bits can accept any values written to them, they are ignored
when the LR is used as an address.
Both conditional and unconditional branch instructions include the option of placing the effective address
of the instruction after the branch instruction in the LR. This is done regardless of whether the branch is
taken.
3.7.7
The count register (CTR), SPR 9, is used to hold a loop count that can be decremented during execution
of branch instructions with an appropriately coded BO field. If the value in CTR is 0 before being
decremented, it is –1 afterward. The count register provides the branch target address for the branch
conditional to count register (bcctrx) instructio
Freescale Semiconductor
Reset
25:31
Reset
Bits
3:24
Field
Addr
Field
Addr
2
MSB
MSB
Link Register (LR)
Count Register (CTR)
0
0
BYTES
Name
CA
1
1
2
2
3
3
Carry (CA). In general, the carry bit is set to indicate that a carry out of bit 0 occurred during
execution of an instruction. Add carrying, subtract from carrying, add extended, and subtract
from extended instructions set CA if there is a carry out of bit 0, and clear it otherwise. The CA
bit is not altered by compare instructions or other instructions that cannot carry, except that shift
right algebraic instructions set the CA bit to indicate whether any ‘1’ bits have been shifted out
of a negative quantity.
Reserved
This field specifies the number of bytes to be transferred by a Load String Word Indexed (lswx)
or Store String Word Indexed (stswx) instruction.
4
4 5 6 7 8
Table 3-10. Integer Exception Register Bit Descriptions
5
6
7
MPC561/MPC563 Reference Manual, Rev. 1.2
8
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
Figure 3-10. Count Register (CTR)
9
Figure 3-9. Link Register (LR)
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
Branch Address
Unchanged
Loop Count
Unchanged
SPR 8
SPR 9
Description
Central Processing Unit
LSB
31
LSB
31
3-19

Related parts for MPC562MZP56