MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 1205

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
D.20 Serial Input/Output Port (SIOP)
The serial input/output port (SIOP) TPU3 function uses two or three TPU3 channels to form a uni- or
bidirectional synchronous serial port that can be used to communicate with a wide variety of devices. It
can be used to add serial capabilities to a device without a serial port, or to extend the capabilities of one
with a hardware-synchronous port. The SIOP TPU3 function has been designed to closely resemble the
SIOP hardware port found on some Freescale MCUs.
SIOP operates in master mode (the TPU3 always generates the clock) and has the following programmable
features:
When a transfer of data is complete, the SIOP function notifies the host RCPU by issuing an interrupt
request. The arrangement of the multiple SIOP channels is fixed: the data-out channel is the channel above
the clock channel and the data-in channel is the channel below the clock channel. In clock-only or
uni-directional mode, the unused TPU3 channels are free to run other TPU3 functions. Two possible SIOP
configurations are shown in
D.20.1
Figure D-32
sections describe these parameters.
Freescale Semiconductor
Da ta Out-Chan x+1
Clo c k Out-Chan x
Da ta Out-Cha n x+1
Da ta In-Cha n x-1
Clo c k Out-Chan x
1. Choice of one-channel clock-only, two-channel clock + transmit, two-channel clock + receive, or
2. Freely programmable baud-rate period over a 15-bit range of TCR1 counts
3. Selection of MSB or LSB first shift direction
4. Variable transfer size from 1 to 16 bits
5. Programmable clock polarity
three-channel clock + transmit + receive operating modes
Parameters
shows the host interface areas and parameter RAM for the SIOP function. The following
10-bit output only transfer, LSB first with data valid on clock falling edge
8-bit bidirectional transfer, MSB first with data valid on clock rising edge
Figure D-31
Figure D-31. Two Possible SIOP Configurations
0
7
7
MPC561/MPC563 Reference Manual, Rev. 1.2
6
6
1
2
5
5
4
4
3
3
3
4
2
2
5
1
1
6
0
0
7
8
TPU3 ROM Functions
9
D-53

Related parts for MPC562MZP56