MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 104

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Signal Descriptions
2-6
IRQ4 / AT2 / SGPIOC4
IRQ5 / MODCK1 / SPGIOC5
IRQ[6:7] / MODCK[2:3]
CS[0:3]
WE[0:3] / BE[0:3] / AT[0:3]
Signal Name
Table 2-1. MPC561/MPC563 Signal Descriptions (continued)
Signals
No. of
1
1
2
4
4
MPC561/MPC563 Reference Manual, Rev. 1.2
Type
I/O
I/O
O
O
O
O
I
I
I
I
I
IRQ4
MODCK1 until
reset negates,
then IRQ5
MODCK[2:3]
until reset
negates, then
IRQ[6:7]
CS[0:3]
Controlled by
RCW[ATWC].
See
Function after
Reset
Table
6-8.
1
Interrupt Request 4. One of the eight external signals that
can request, by means of the internal interrupt controller, a
service routine from the RCPU.
Address Type 2. A bit from the address type bus which
indicates one of the 16 “address types” to which the address
applies. The address type signals are valid at the rising edge
of the clock in which the special transfer start (STS) is
asserted.
Port SGPIOC4. Allows the signal to be used as a
general-purpose input/output.
Interrupt Request 5. One of the eight external signals that
can request, by means of the internal interrupt controller, a
service routine from the RCPU.
Mode Clock 1. Sampled at the negation of PORESET/TRST
in order to configure the phase-locked loop (PLL)/clock
mode of operation.
Port SGPIOC5. Allows the signal to be used as a
general-purpose input/output.
Interrupt Request [6:7]. One of the eight external signals
that can request, by means of the internal interrupt
controller, a service routine from the RCPU.
Mode Clock [2:3]. Sampled at the negation of
PORESET/TRST in order to configure the PLL/clock mode
of operation.
Chip Select [0:3]. These output signals enable peripheral or
memory devices at programmed addresses if defined
appropriately in the memory controller. CS0 or CS3 can be
configured to be the global chip select for the boot device.
Write Enable[0:3]/Byte Enable[0:3]. This output signal is
asserted when a write access to an external slave controlled
by the memory controller is initiated by the
MPC561/MPC563. It can be optionally asserted on all read
and write accesses. See WEBS bit definition in
WEn/BEn are asserted when data lanes shown below
contain valid data to be stored by the slave device.
– WE0/BE0 is asserted if the data lane DATA[0:7] contains
valid data to be stored by the slave device.
Address Type [0:3]. Indicates one of the 16 address types to
which the address applies. The address type signals are
valid at the rising edge of the clock in which the special
transfer start (STS) is asserted.
• WE1/BE1 is asserted if the data lane DATA[8:15]
• WE2/BE2 is asserted if the data lane DATA[16:23]
• WE3/BE3 is asserted if the data lane DATA[24:31]
contains valid data to be stored by the slave device.
contains valid data to be stored by the slave device.
contains valid data to be stored by the slave device.
Description
Freescale Semiconductor
Table
10-8.

Related parts for MPC562MZP56