MPC562MZP56 Freescale Semiconductor, MPC562MZP56 Datasheet - Page 102

IC MPU 32BIT 56MHZ PPC 388-PBGA

MPC562MZP56

Manufacturer Part Number
MPC562MZP56
Description
IC MPU 32BIT 56MHZ PPC 388-PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheet

Specifications of MPC562MZP56

Core Processor
PowerPC
Core Size
32-Bit
Speed
56MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
64
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
8 KB
Interface Type
SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
22
Operating Supply Voltage
2.6 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Request inventory verification / Request inventory verification
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC562MZP56
Manufacturer:
FREESCAL
Quantity:
204
Part Number:
MPC562MZP56
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC562MZP56
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MPC562MZP56
Quantity:
1 500
Part Number:
MPC562MZP56R2
Manufacturer:
RFT
Quantity:
1 441
Part Number:
MPC562MZP56R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Signal Descriptions
2-4
TEA
OE
RSTCONF / TEXP
BI / STS
Signal Name
Table 2-1. MPC561/MPC563 Signal Descriptions (continued)
Signals
No. of
1
1
1
1
MPC561/MPC563 Reference Manual, Rev. 1.2
Type
I/O
I/O
O
O
O
I
TEA
OE
RSTCONF until
reset negates.
Controlled by
RCW[DBGC].
See
Function after
Reset
Table
6-8.
1
Transfer Error Acknowledge. This signal indicates that a bus
error occurred in the current transaction. The
MPC561/MPC563 asserts this signal when the bus monitor
does not detect a bus cycle termination within 2040 clock
cycles. The assertion of TEA causes the termination of the
current bus cycle, regardless of the state of TA.
An external pull-up device is required to negate TEA quickly,
before a second error is detected. That is, the signal must
be pulled up within one clock cycle of the time it was
three-stated by the MPC561/MPC563.
Output Enable. This output line is asserted when a read
access is initiated by the MPC561/MPC563 to an external
slave controlled by the memory controller’s GPCM.
Reset Configuration. This input line is sampled by the
MPC561/MPC563 during the assertion of the HRESET
signal in order to sample the reset configuration. If the line
is asserted, the configuration mode is sampled from the
external data bus. When this line is negated, the
configuration mode adopted by the MPC561/MPC563 is
either the internal default or read from the internal Flash
(MPC563 only).
Timer Expired. This output line reflects the status of
PLPRCR[TEXPS] in the USIU. This bit indicates an expired
timer value.
Burst Inhibit. This bidirectional, active-low, three-state
signal indicates that the slave device addressed in the
current burst transaction is not able to support burst
transfers. When the MPC561/MPC563 drives out the signal
for a specific transaction, it asserts or negates BI according
to the value specified in the appropriate control registers.
The signal is negated after the end of the transaction and
then is immediately three-stated.
This is an active-low signal and needs an external pull-up
resistor to ensure proper operation and signal timing
specifications.
Special Transfer Start. This output signal is driven by the
MPC561/MPC563 to indicate the start of a transaction on
the external bus or signals the beginning of an internal
transaction in show cycle mode.
Description
Freescale Semiconductor

Related parts for MPC562MZP56